[{"type":"journal_article","publication":"Mathematische Nachrichten","status":"public","_id":"44341","user_id":"49063","department":[{"_id":"602"}],"extern":"1","language":[{"iso":"eng"}],"publication_status":"published","issue":"2–3","year":"2014","citation":{"bibtex":"@article{Burban_Kreußler_2014, title={Analytic moduli spaces of simple sheaves on families of integral curves}, volume={287}, number={2–3}, journal={Mathematische Nachrichten}, author={Burban, Igor and Kreußler, B.}, year={2014}, pages={173–183} }","short":"I. Burban, B. Kreußler, Mathematische Nachrichten 287 (2014) 173–183.","mla":"Burban, Igor, and B. Kreußler. “Analytic Moduli Spaces of Simple Sheaves on Families of Integral Curves.” <i>Mathematische Nachrichten</i>, vol. 287, no. 2–3, 2014, pp. 173–183.","apa":"Burban, I., &#38; Kreußler, B. (2014). Analytic moduli spaces of simple sheaves on families of integral curves. <i>Mathematische Nachrichten</i>, <i>287</i>(2–3), 173–183.","ama":"Burban I, Kreußler B. Analytic moduli spaces of simple sheaves on families of integral curves. <i>Mathematische Nachrichten</i>. 2014;287(2–3):173–183.","ieee":"I. Burban and B. Kreußler, “Analytic moduli spaces of simple sheaves on families of integral curves,” <i>Mathematische Nachrichten</i>, vol. 287, no. 2–3, pp. 173–183, 2014.","chicago":"Burban, Igor, and B. Kreußler. “Analytic Moduli Spaces of Simple Sheaves on Families of Integral Curves.” <i>Mathematische Nachrichten</i> 287, no. 2–3 (2014): 173–183."},"page":"173–183","intvolume":"       287","date_updated":"2023-05-07T01:42:01Z","date_created":"2023-05-03T00:24:25Z","author":[{"last_name":"Burban","id":"72064","full_name":"Burban, Igor","first_name":"Igor"},{"full_name":"Kreußler, B.","last_name":"Kreußler","first_name":"B."}],"volume":287,"title":"Analytic moduli spaces of simple sheaves on families of integral curves"},{"publication":"Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik","type":"conference","status":"public","editor":[{"full_name":"Walter-Laager, C.","last_name":"Walter-Laager","first_name":"C."},{"last_name":"Pfiffner","full_name":"Pfiffner, M.","first_name":"M."},{"last_name":"Fasseing-Heim","full_name":"Fasseing-Heim, K.","first_name":"K."}],"department":[{"_id":"97"},{"_id":"611"}],"user_id":"49063","_id":"45686","language":[{"iso":"ger"}],"extern":"1","publication_status":"published","page":"132–168","citation":{"ama":"Bruns J, Walter-Laager C, Pfiffner M, Schwarz J. Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags. In: Walter-Laager C, Pfiffner M, Fasseing-Heim K, eds. <i>Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik</i>. hep Verlag; 2014:132–168.","chicago":"Bruns, Julia, C. Walter-Laager, M. Pfiffner, and J. Schwarz. “Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags.” In <i>Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik</i>, edited by C. Walter-Laager, M. Pfiffner, and K. Fasseing-Heim, 132–168. Bern: hep Verlag, 2014.","ieee":"J. Bruns, C. Walter-Laager, M. Pfiffner, and J. Schwarz, “Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags,” in <i>Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik</i>, 2014, pp. 132–168.","apa":"Bruns, J., Walter-Laager, C., Pfiffner, M., &#38; Schwarz, J. (2014). Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags. In C. Walter-Laager, M. Pfiffner, &#38; K. Fasseing-Heim (Eds.), <i>Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik</i> (pp. 132–168). hep Verlag.","short":"J. Bruns, C. Walter-Laager, M. Pfiffner, J. Schwarz, in: C. Walter-Laager, M. Pfiffner, K. Fasseing-Heim (Eds.), Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik, hep Verlag, Bern, 2014, pp. 132–168.","bibtex":"@inproceedings{Bruns_Walter-Laager_Pfiffner_Schwarz_2014, place={Bern}, title={Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags}, booktitle={Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik}, publisher={hep Verlag}, author={Bruns, Julia and Walter-Laager, C. and Pfiffner, M. and Schwarz, J.}, editor={Walter-Laager, C. and Pfiffner, M. and Fasseing-Heim, K.}, year={2014}, pages={132–168} }","mla":"Bruns, Julia, et al. “Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags.” <i>Vorsprung für alle! Erhöhung der Chancengerechtigkeit durch Projekte der Frühpädagogik</i>, edited by C. Walter-Laager et al., hep Verlag, 2014, pp. 132–168."},"place":"Bern","year":"2014","date_created":"2023-06-20T18:45:01Z","author":[{"full_name":"Bruns, Julia","id":"72183","last_name":"Bruns","orcid":"https://orcid.org/0000-0002-6604-5864","first_name":"Julia"},{"full_name":"Walter-Laager, C.","last_name":"Walter-Laager","first_name":"C."},{"first_name":"M.","full_name":"Pfiffner, M.","last_name":"Pfiffner"},{"first_name":"J.","full_name":"Schwarz, J.","last_name":"Schwarz"}],"date_updated":"2023-06-20T18:45:06Z","publisher":"hep Verlag","title":"Beobachten und Dokumentieren. Basis zur chancengerechten Gestaltung des pädagogischen Alltags"},{"year":"2014","place":"Münster","citation":{"apa":"Bruns, J. (2014). <i>Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik</i> (Vol. 21). Waxmann.","mla":"Bruns, Julia. <i>Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik</i>. Waxmann, 2014.","short":"J. Bruns, Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik, Waxmann, Münster, 2014.","bibtex":"@book{Bruns_2014, place={Münster}, series={Empirische Studien zur Didaktik der Mathematik}, title={Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik}, volume={21}, publisher={Waxmann}, author={Bruns, Julia}, year={2014}, collection={Empirische Studien zur Didaktik der Mathematik} }","chicago":"Bruns, Julia. <i>Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik</i>. Vol. 21. Empirische Studien zur Didaktik der Mathematik. Münster: Waxmann, 2014.","ieee":"J. Bruns, <i>Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik</i>, vol. 21. Münster: Waxmann, 2014.","ama":"Bruns J. <i>Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik</i>. Vol 21. Waxmann; 2014."},"intvolume":"        21","publication_status":"published","title":"Adaptive Förderung in der elementarpädagogischen Praxis. Eine empirische Studie zum di-daktischen Handeln von Erzieherinnen und Erziehern im Bereich Mathematik","date_updated":"2023-06-20T19:18:57Z","publisher":"Waxmann","date_created":"2023-01-12T15:10:14Z","author":[{"full_name":"Bruns, Julia","id":"72183","orcid":"https://orcid.org/0000-0002-6604-5864","last_name":"Bruns","first_name":"Julia"}],"volume":21,"status":"public","type":"book","extern":"1","language":[{"iso":"ger"}],"_id":"36474","series_title":"Empirische Studien zur Didaktik der Mathematik","user_id":"49063","department":[{"_id":"611"},{"_id":"97"}]},{"has_accepted_license":"1","citation":{"ama":"Bruns J, Eichen L. Adaptive mathematische Förderung im Elementarbereich - Empirische Ergebnisse zum didaktischen Handeln von Erzieherinnen. In: Roth J, Ames J, eds. <i>Beiträge Zum Mathematikunterricht 2014</i>. WTM-Verlag; 2014:277-280. doi:<a href=\"https://doi.org/10.17877/DE290R-5105\">10.17877/DE290R-5105</a>","chicago":"Bruns, Julia, and Lars Eichen. “Adaptive Mathematische Förderung Im Elementarbereich - Empirische Ergebnisse Zum Didaktischen Handeln von Erzieherinnen.” In <i>Beiträge Zum Mathematikunterricht 2014</i>, edited by Jürgen Roth and Judith Ames, 277–80. Münster: WTM-Verlag, 2014. <a href=\"https://doi.org/10.17877/DE290R-5105\">https://doi.org/10.17877/DE290R-5105</a>.","ieee":"J. Bruns and L. Eichen, “Adaptive mathematische Förderung im Elementarbereich - Empirische Ergebnisse zum didaktischen Handeln von Erzieherinnen,” in <i>Beiträge zum Mathematikunterricht 2014</i>, Koblenz, 2014, pp. 277–280, doi: <a href=\"https://doi.org/10.17877/DE290R-5105\">10.17877/DE290R-5105</a>.","mla":"Bruns, Julia, and Lars Eichen. “Adaptive Mathematische Förderung Im Elementarbereich - Empirische Ergebnisse Zum Didaktischen Handeln von Erzieherinnen.” <i>Beiträge Zum Mathematikunterricht 2014</i>, edited by Jürgen Roth and Judith Ames, WTM-Verlag, 2014, pp. 277–80, doi:<a href=\"https://doi.org/10.17877/DE290R-5105\">10.17877/DE290R-5105</a>.","short":"J. Bruns, L. Eichen, in: J. Roth, J. Ames (Eds.), Beiträge Zum Mathematikunterricht 2014, WTM-Verlag, Münster, 2014, pp. 277–280.","bibtex":"@inproceedings{Bruns_Eichen_2014, place={Münster}, title={Adaptive mathematische Förderung im Elementarbereich - Empirische Ergebnisse zum didaktischen Handeln von Erzieherinnen}, DOI={<a href=\"https://doi.org/10.17877/DE290R-5105\">10.17877/DE290R-5105</a>}, booktitle={Beiträge zum Mathematikunterricht 2014}, publisher={WTM-Verlag}, author={Bruns, Julia and Eichen, Lars}, editor={Roth, Jürgen and Ames, Judith}, year={2014}, pages={277–280} }","apa":"Bruns, J., &#38; Eichen, L. (2014). Adaptive mathematische Förderung im Elementarbereich - Empirische Ergebnisse zum didaktischen Handeln von Erzieherinnen. In J. Roth &#38; J. Ames (Eds.), <i>Beiträge zum Mathematikunterricht 2014</i> (pp. 277–280). WTM-Verlag. <a href=\"https://doi.org/10.17877/DE290R-5105\">https://doi.org/10.17877/DE290R-5105</a>"},"page":"277-280","place":"Münster","author":[{"orcid":"https://orcid.org/0000-0002-6604-5864","last_name":"Bruns","id":"72183","full_name":"Bruns, Julia","first_name":"Julia"},{"first_name":"Lars","last_name":"Eichen","full_name":"Eichen, Lars"}],"date_updated":"2023-06-28T08:27:21Z","oa":"1","conference":{"start_date":"10.03.2014","name":"48. Jahrestagung der Gesellschaft für Didaktik der Mathematik","location":"Koblenz","end_date":"14.03.2014"},"doi":"10.17877/DE290R-5105","type":"conference","status":"public","editor":[{"first_name":"Jürgen","last_name":"Roth","full_name":"Roth, Jürgen"},{"full_name":"Ames, Judith","last_name":"Ames","first_name":"Judith"}],"user_id":"14931","department":[{"_id":"97"},{"_id":"611"}],"_id":"36533","file_date_updated":"2023-01-13T09:00:12Z","year":"2014","date_created":"2023-01-13T09:00:17Z","publisher":"WTM-Verlag","title":"Adaptive mathematische Förderung im Elementarbereich - Empirische Ergebnisse zum didaktischen Handeln von Erzieherinnen","publication":"Beiträge zum Mathematikunterricht 2014","file":[{"content_type":"application/pdf","relation":"main_file","creator":"brunsj","date_created":"2023-01-13T09:00:12Z","date_updated":"2023-01-13T09:00:12Z","file_id":"36534","file_name":"BzMU14-4ES-Bruns-90.pdf","access_level":"open_access","file_size":1216795}],"language":[{"iso":"eng"}],"ddc":["510"]},{"publication_status":"published","publication_identifier":{"issn":["0018-9340"]},"year":"2014","citation":{"apa":"Alizadeh, B., Behnam, P., &#38; Sadeghi-Kohan, S. (2014). A Scalable Formal Debugging Approach with Auto-Correction Capability based on Static Slicing and Dynamic Ranking for RTL Datapath Designs. <i>IEEE Transactions on Computers</i>, 1–1. <a href=\"https://doi.org/10.1109/tc.2014.2329687\">https://doi.org/10.1109/tc.2014.2329687</a>","mla":"Alizadeh, Bijan, et al. “A Scalable Formal Debugging Approach with Auto-Correction Capability Based on Static Slicing and Dynamic Ranking for RTL Datapath Designs.” <i>IEEE Transactions on Computers</i>, Institute of Electrical and Electronics Engineers (IEEE), 2014, pp. 1–1, doi:<a href=\"https://doi.org/10.1109/tc.2014.2329687\">10.1109/tc.2014.2329687</a>.","bibtex":"@article{Alizadeh_Behnam_Sadeghi-Kohan_2014, title={A Scalable Formal Debugging Approach with Auto-Correction Capability based on Static Slicing and Dynamic Ranking for RTL Datapath Designs}, DOI={<a href=\"https://doi.org/10.1109/tc.2014.2329687\">10.1109/tc.2014.2329687</a>}, journal={IEEE Transactions on Computers}, publisher={Institute of Electrical and Electronics Engineers (IEEE)}, author={Alizadeh, Bijan and Behnam, Payman and Sadeghi-Kohan, Somayeh}, year={2014}, pages={1–1} }","short":"B. Alizadeh, P. Behnam, S. Sadeghi-Kohan, IEEE Transactions on Computers (2014) 1–1.","ieee":"B. Alizadeh, P. Behnam, and S. Sadeghi-Kohan, “A Scalable Formal Debugging Approach with Auto-Correction Capability based on Static Slicing and Dynamic Ranking for RTL Datapath Designs,” <i>IEEE Transactions on Computers</i>, pp. 1–1, 2014, doi: <a href=\"https://doi.org/10.1109/tc.2014.2329687\">10.1109/tc.2014.2329687</a>.","chicago":"Alizadeh, Bijan, Payman Behnam, and Somayeh Sadeghi-Kohan. “A Scalable Formal Debugging Approach with Auto-Correction Capability Based on Static Slicing and Dynamic Ranking for RTL Datapath Designs.” <i>IEEE Transactions on Computers</i>, 2014, 1–1. <a href=\"https://doi.org/10.1109/tc.2014.2329687\">https://doi.org/10.1109/tc.2014.2329687</a>.","ama":"Alizadeh B, Behnam P, Sadeghi-Kohan S. A Scalable Formal Debugging Approach with Auto-Correction Capability based on Static Slicing and Dynamic Ranking for RTL Datapath Designs. <i>IEEE Transactions on Computers</i>. Published online 2014:1-1. doi:<a href=\"https://doi.org/10.1109/tc.2014.2329687\">10.1109/tc.2014.2329687</a>"},"page":"1-1","date_updated":"2023-08-02T11:32:37Z","publisher":"Institute of Electrical and Electronics Engineers (IEEE)","author":[{"first_name":"Bijan","full_name":"Alizadeh, Bijan","last_name":"Alizadeh"},{"first_name":"Payman","full_name":"Behnam, Payman","last_name":"Behnam"},{"first_name":"Somayeh","full_name":"Sadeghi-Kohan, Somayeh","id":"78614","orcid":"https://orcid.org/0000-0001-7246-0610","last_name":"Sadeghi-Kohan"}],"date_created":"2023-08-02T11:15:22Z","title":"A Scalable Formal Debugging Approach with Auto-Correction Capability based on Static Slicing and Dynamic Ranking for RTL Datapath Designs","doi":"10.1109/tc.2014.2329687","type":"journal_article","publication":"IEEE Transactions on Computers","status":"public","_id":"46266","user_id":"78614","department":[{"_id":"48"}],"keyword":["Computational Theory and Mathematics","Hardware and Architecture","Theoretical Computer Science","Software"],"extern":"1","language":[{"iso":"eng"}]},{"language":[{"iso":"eng"}],"extern":"1","_id":"46268","user_id":"78614","department":[{"_id":"48"}],"status":"public","type":"conference","publication":"2014 19th IEEE European Test Symposium (ETS)","title":"An off-line MDSI interconnect BIST incorporated in BS 1149.1","doi":"10.1109/ets.2014.6847847","publisher":"IEEE","date_updated":"2023-08-02T11:32:48Z","author":[{"first_name":"Marzieh","last_name":"Mohammadi","full_name":"Mohammadi, Marzieh"},{"last_name":"Sadeghi-Kohan","orcid":"https://orcid.org/0000-0001-7246-0610","id":"78614","full_name":"Sadeghi-Kohan, Somayeh","first_name":"Somayeh"},{"last_name":"Masoumi","full_name":"Masoumi, Nasser","first_name":"Nasser"},{"first_name":"Zainalabedin","last_name":"Navabi","full_name":"Navabi, Zainalabedin"}],"date_created":"2023-08-02T11:18:26Z","year":"2014","citation":{"bibtex":"@inproceedings{Mohammadi_Sadeghi-Kohan_Masoumi_Navabi_2014, title={An off-line MDSI interconnect BIST incorporated in BS 1149.1}, DOI={<a href=\"https://doi.org/10.1109/ets.2014.6847847\">10.1109/ets.2014.6847847</a>}, booktitle={2014 19th IEEE European Test Symposium (ETS)}, publisher={IEEE}, author={Mohammadi, Marzieh and Sadeghi-Kohan, Somayeh and Masoumi, Nasser and Navabi, Zainalabedin}, year={2014} }","short":"M. Mohammadi, S. Sadeghi-Kohan, N. Masoumi, Z. Navabi, in: 2014 19th IEEE European Test Symposium (ETS), IEEE, 2014.","mla":"Mohammadi, Marzieh, et al. “An Off-Line MDSI Interconnect BIST Incorporated in BS 1149.1.” <i>2014 19th IEEE European Test Symposium (ETS)</i>, IEEE, 2014, doi:<a href=\"https://doi.org/10.1109/ets.2014.6847847\">10.1109/ets.2014.6847847</a>.","apa":"Mohammadi, M., Sadeghi-Kohan, S., Masoumi, N., &#38; Navabi, Z. (2014). An off-line MDSI interconnect BIST incorporated in BS 1149.1. <i>2014 19th IEEE European Test Symposium (ETS)</i>. <a href=\"https://doi.org/10.1109/ets.2014.6847847\">https://doi.org/10.1109/ets.2014.6847847</a>","ama":"Mohammadi M, Sadeghi-Kohan S, Masoumi N, Navabi Z. An off-line MDSI interconnect BIST incorporated in BS 1149.1. In: <i>2014 19th IEEE European Test Symposium (ETS)</i>. IEEE; 2014. doi:<a href=\"https://doi.org/10.1109/ets.2014.6847847\">10.1109/ets.2014.6847847</a>","chicago":"Mohammadi, Marzieh, Somayeh Sadeghi-Kohan, Nasser Masoumi, and Zainalabedin Navabi. “An Off-Line MDSI Interconnect BIST Incorporated in BS 1149.1.” In <i>2014 19th IEEE European Test Symposium (ETS)</i>. IEEE, 2014. <a href=\"https://doi.org/10.1109/ets.2014.6847847\">https://doi.org/10.1109/ets.2014.6847847</a>.","ieee":"M. Mohammadi, S. Sadeghi-Kohan, N. Masoumi, and Z. Navabi, “An off-line MDSI interconnect BIST incorporated in BS 1149.1,” 2014, doi: <a href=\"https://doi.org/10.1109/ets.2014.6847847\">10.1109/ets.2014.6847847</a>."},"publication_status":"published"},{"publication_status":"published","citation":{"ieee":"S. Sadeghi-Kohan, P. Behnam, B. Alizadeh, M. Fujita, and Z. Navabi, “Improving polynomial datapath debugging with HEDs,” 2014, doi: <a href=\"https://doi.org/10.1109/ets.2014.6847797\">10.1109/ets.2014.6847797</a>.","chicago":"Sadeghi-Kohan, Somayeh, Payman Behnam, Bijan Alizadeh, Masahiro Fujita, and Zainalabedin Navabi. “Improving Polynomial Datapath Debugging with HEDs.” In <i>2014 19th IEEE European Test Symposium (ETS)</i>. IEEE, 2014. <a href=\"https://doi.org/10.1109/ets.2014.6847797\">https://doi.org/10.1109/ets.2014.6847797</a>.","short":"S. Sadeghi-Kohan, P. Behnam, B. Alizadeh, M. Fujita, Z. Navabi, in: 2014 19th IEEE European Test Symposium (ETS), IEEE, 2014.","mla":"Sadeghi-Kohan, Somayeh, et al. “Improving Polynomial Datapath Debugging with HEDs.” <i>2014 19th IEEE European Test Symposium (ETS)</i>, IEEE, 2014, doi:<a href=\"https://doi.org/10.1109/ets.2014.6847797\">10.1109/ets.2014.6847797</a>.","bibtex":"@inproceedings{Sadeghi-Kohan_Behnam_Alizadeh_Fujita_Navabi_2014, title={Improving polynomial datapath debugging with HEDs}, DOI={<a href=\"https://doi.org/10.1109/ets.2014.6847797\">10.1109/ets.2014.6847797</a>}, booktitle={2014 19th IEEE European Test Symposium (ETS)}, publisher={IEEE}, author={Sadeghi-Kohan, Somayeh and Behnam, Payman and Alizadeh, Bijan and Fujita, Masahiro and Navabi, Zainalabedin}, year={2014} }","apa":"Sadeghi-Kohan, S., Behnam, P., Alizadeh, B., Fujita, M., &#38; Navabi, Z. (2014). Improving polynomial datapath debugging with HEDs. <i>2014 19th IEEE European Test Symposium (ETS)</i>. <a href=\"https://doi.org/10.1109/ets.2014.6847797\">https://doi.org/10.1109/ets.2014.6847797</a>","ama":"Sadeghi-Kohan S, Behnam P, Alizadeh B, Fujita M, Navabi Z. Improving polynomial datapath debugging with HEDs. In: <i>2014 19th IEEE European Test Symposium (ETS)</i>. IEEE; 2014. doi:<a href=\"https://doi.org/10.1109/ets.2014.6847797\">10.1109/ets.2014.6847797</a>"},"year":"2014","date_created":"2023-08-02T11:17:08Z","author":[{"orcid":"https://orcid.org/0000-0001-7246-0610","last_name":"Sadeghi-Kohan","id":"78614","full_name":"Sadeghi-Kohan, Somayeh","first_name":"Somayeh"},{"first_name":"Payman","last_name":"Behnam","full_name":"Behnam, Payman"},{"first_name":"Bijan","full_name":"Alizadeh, Bijan","last_name":"Alizadeh"},{"full_name":"Fujita, Masahiro","last_name":"Fujita","first_name":"Masahiro"},{"full_name":"Navabi, Zainalabedin","last_name":"Navabi","first_name":"Zainalabedin"}],"publisher":"IEEE","date_updated":"2023-08-02T11:34:10Z","doi":"10.1109/ets.2014.6847797","title":"Improving polynomial datapath debugging with HEDs","publication":"2014 19th IEEE European Test Symposium (ETS)","type":"conference","status":"public","department":[{"_id":"48"}],"user_id":"78614","_id":"46267","language":[{"iso":"eng"}],"extern":"1"},{"language":[{"iso":"ger"}],"ddc":["040"],"file":[{"content_type":"application/pdf","success":1,"relation":"main_file","date_updated":"2018-03-20T07:29:58Z","date_created":"2018-03-20T07:29:58Z","creator":"florida","file_size":2848154,"access_level":"closed","file_id":"1424","file_name":"335-2014_plessl_automatismen.pdf"}],"abstract":[{"lang":"eng","text":"Im Bereich der Computersysteme ist die Festlegung der Grenze zwischen Hardware und Software eine zentrale Problemstellung. Diese Grenze hat in den letzten Jahrzehnten nicht nur die Entwicklung von Computersystemen bestimmt, sondern auch die Strukturierung der Ausbildung in den Computerwissenschaften beeinﬂusst und sogar zur Entstehung von neuen Forschungsrichtungen gef{\\\"u}hrt. In diesem Beitrag besch{\\\"a}ftigen wir uns mit Verschiebungen an der Grenze zwischen Hardware und Software und diskutieren insgesamt drei qualitativ unterschiedliche Formen solcher Verschiebungen. Wir beginnen mit der Entwicklung von Computersystemen im letzten Jahrhundert und der Entstehung dieser Grenze, die Hardware und Software erst als eigenst{\\\"a}ndige Produkte diﬀerenziert. Dann widmen wir uns der Frage, welche Funktionen in einem Computersystem besser in Hardware und welche besser in Software realisiert werden sollten, eine Fragestellung die zu Beginn der 90er-Jahre zur Bildung einer eigenen Forschungsrichtung, dem sogenannten Hardware/Software Co-design, gef{\\\"u}hrt hat. Im Hardware/Software Co-design ﬁndet eine Verschiebung von Funktionen an der Grenze zwischen Hardware und Software w{\\\"a}hrend der Entwicklung eines Produktes statt, um Produkteigenschaften zu optimieren. Im fertig entwickelten und eingesetzten Produkt hingegen k{\\\"o}nnen wir dann eine feste Grenze zwischen Hardware und Software beobachten. Im dritten Teil dieses Beitrags stellen wir mit selbst-adaptiven Systemen eine hochaktuelle Forschungsrichtung vor. In unserem Kontext bedeutet Selbstadaption, dass ein System Verschiebungen von Funktionen an der Grenze zwischen Hardware und Software autonom w{\\\"a}hrend der Betriebszeit vornimmt. Solche Systeme beruhen auf rekonﬁgurierbarer Hardware, einer relativ neuen Technologie mit der die Hardware eines Computers w{\\\"a}hrend der Laufzeit ver{\\\"a}ndert werden kann. Diese Technologie f{\\\"u}hrt zu einer durchl{\\\"a}ssigen Grenze zwischen Hardware und Software bzw. l{\\\"o}st sie die herk{\\\"o}mmliche Vorstellung einer festen Hardware und einer ﬂexiblen Software damit auf."}],"publication":"Logiken strukturbildender Prozesse: Automatismen","title":"Verschiebungen an der Grenze zwischen Hardware und Software","date_created":"2017-10-17T12:41:57Z","publisher":"Wilhelm Fink","year":"2014","quality_controlled":"1","file_date_updated":"2018-03-20T07:29:58Z","series_title":"Schriftenreihe des Graduiertenkollegs \"Automatismen\"","user_id":"15278","department":[{"_id":"518"},{"_id":"27"},{"_id":"78"}],"project":[{"grant_number":"160364472","_id":"1","name":"SFB 901"},{"_id":"14","name":"SFB 901 - Subprojekt C2","grant_number":"160364472"},{"_id":"4","name":"SFB 901 - Project Area C"}],"_id":"335","status":"public","editor":[{"full_name":"Künsemöller, Jörn","last_name":"Künsemöller","first_name":"Jörn"},{"last_name":"Eke","full_name":"Eke, Norber Otto","first_name":"Norber Otto"},{"last_name":"Foit","full_name":"Foit, Lioba","first_name":"Lioba"},{"first_name":"Timo","full_name":"Kaerlein, Timo","last_name":"Kaerlein"}],"type":"book_chapter","author":[{"last_name":"Platzner","full_name":"Platzner, Marco","id":"398","first_name":"Marco"},{"first_name":"Christian","orcid":"0000-0001-5728-9982","last_name":"Plessl","id":"16153","full_name":"Plessl, Christian"}],"date_updated":"2023-09-26T13:32:49Z","citation":{"ieee":"M. Platzner and C. Plessl, “Verschiebungen an der Grenze zwischen Hardware und Software,” in <i>Logiken strukturbildender Prozesse: Automatismen</i>, J. Künsemöller, N. O. Eke, L. Foit, and T. Kaerlein, Eds. Paderborn: Wilhelm Fink, 2014, pp. 123–144.","chicago":"Platzner, Marco, and Christian Plessl. “Verschiebungen an der Grenze zwischen Hardware und Software.” In <i>Logiken strukturbildender Prozesse: Automatismen</i>, edited by Jörn Künsemöller, Norber Otto Eke, Lioba Foit, and Timo Kaerlein, 123–44. Schriftenreihe des Graduiertenkollegs “Automatismen.” Paderborn: Wilhelm Fink, 2014.","ama":"Platzner M, Plessl C. Verschiebungen an der Grenze zwischen Hardware und Software. In: Künsemöller J, Eke NO, Foit L, Kaerlein T, eds. <i>Logiken strukturbildender Prozesse: Automatismen</i>. Schriftenreihe des Graduiertenkollegs “Automatismen.” Wilhelm Fink; 2014:123-144.","apa":"Platzner, M., &#38; Plessl, C. (2014). Verschiebungen an der Grenze zwischen Hardware und Software. In J. Künsemöller, N. O. Eke, L. Foit, &#38; T. Kaerlein (Eds.), <i>Logiken strukturbildender Prozesse: Automatismen</i> (pp. 123–144). Wilhelm Fink.","mla":"Platzner, Marco, and Christian Plessl. “Verschiebungen an der Grenze zwischen Hardware und Software.” <i>Logiken strukturbildender Prozesse: Automatismen</i>, edited by Jörn Künsemöller et al., Wilhelm Fink, 2014, pp. 123–44.","bibtex":"@inbook{Platzner_Plessl_2014, place={Paderborn}, series={Schriftenreihe des Graduiertenkollegs “Automatismen”}, title={Verschiebungen an der Grenze zwischen Hardware und Software}, booktitle={Logiken strukturbildender Prozesse: Automatismen}, publisher={Wilhelm Fink}, author={Platzner, Marco and Plessl, Christian}, editor={Künsemöller, Jörn and Eke, Norber Otto and Foit, Lioba and Kaerlein, Timo}, year={2014}, pages={123–144}, collection={Schriftenreihe des Graduiertenkollegs “Automatismen”} }","short":"M. Platzner, C. Plessl, in: J. Künsemöller, N.O. Eke, L. Foit, T. Kaerlein (Eds.), Logiken strukturbildender Prozesse: Automatismen, Wilhelm Fink, Paderborn, 2014, pp. 123–144."},"page":"123-144","place":"Paderborn","publication_status":"published","publication_identifier":{"isbn":["978-3-7705-5730-1"]},"has_accepted_license":"1"},{"title":"Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer","date_created":"2017-10-17T12:42:07Z","publisher":"Springer International Publishing","year":"2014","quality_controlled":"1","language":[{"iso":"eng"}],"ddc":["040"],"file":[{"date_updated":"2018-03-20T07:02:02Z","creator":"florida","date_created":"2018-03-20T07:02:02Z","file_size":330193,"access_level":"closed","file_name":"388-plessl14_arc.pdf","file_id":"1387","content_type":"application/pdf","success":1,"relation":"main_file"}],"abstract":[{"text":"In order to leverage the use of reconfigurable architectures in general-purpose computing, quick and automated methods to find suitable accelerator designs are required. We tackle this challenge in both regards. In order to avoid long synthesis times, we target a vector copro- cessor, implemented on the FPGAs of a Convey HC-1. Previous studies showed that existing tools were not able to accelerate a real-world application with low effort. We present a toolflow to automatically identify suitable loops for vectorization, generate a corresponding hardware/software bipartition, and generate coprocessor code. Where applicable, we leverage outer-loop vectorization. We evaluate our tools with a set of characteristic loops, systematically analyzing different dependency and data layout properties.","lang":"eng"}],"publication":"Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)","doi":"10.1007/978-3-319-05960-0_13","volume":8405,"author":[{"full_name":"Kenter, Tobias","id":"3145","last_name":"Kenter","first_name":"Tobias"},{"first_name":"Gavin Francis","last_name":"Vaz","id":"30332","full_name":"Vaz, Gavin Francis"},{"first_name":"Christian","last_name":"Plessl","orcid":"0000-0001-5728-9982","full_name":"Plessl, Christian","id":"16153"}],"date_updated":"2023-09-26T13:34:08Z","intvolume":"      8405","page":"144-155","citation":{"short":"T. Kenter, G.F. Vaz, C. Plessl, in: Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC), Springer International Publishing, Cham, 2014, pp. 144–155.","bibtex":"@inproceedings{Kenter_Vaz_Plessl_2014, place={Cham}, series={Lecture Notes in Computer Science (LNCS)}, title={Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer}, volume={8405}, DOI={<a href=\"https://doi.org/10.1007/978-3-319-05960-0_13\">10.1007/978-3-319-05960-0_13</a>}, booktitle={Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)}, publisher={Springer International Publishing}, author={Kenter, Tobias and Vaz, Gavin Francis and Plessl, Christian}, year={2014}, pages={144–155}, collection={Lecture Notes in Computer Science (LNCS)} }","mla":"Kenter, Tobias, et al. “Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer.” <i>Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)</i>, vol. 8405, Springer International Publishing, 2014, pp. 144–55, doi:<a href=\"https://doi.org/10.1007/978-3-319-05960-0_13\">10.1007/978-3-319-05960-0_13</a>.","apa":"Kenter, T., Vaz, G. F., &#38; Plessl, C. (2014). Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer. <i>Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)</i>, <i>8405</i>, 144–155. <a href=\"https://doi.org/10.1007/978-3-319-05960-0_13\">https://doi.org/10.1007/978-3-319-05960-0_13</a>","ama":"Kenter T, Vaz GF, Plessl C. Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer. In: <i>Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)</i>. Vol 8405. Lecture Notes in Computer Science (LNCS). Springer International Publishing; 2014:144-155. doi:<a href=\"https://doi.org/10.1007/978-3-319-05960-0_13\">10.1007/978-3-319-05960-0_13</a>","ieee":"T. Kenter, G. F. Vaz, and C. Plessl, “Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer,” in <i>Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)</i>, 2014, vol. 8405, pp. 144–155, doi: <a href=\"https://doi.org/10.1007/978-3-319-05960-0_13\">10.1007/978-3-319-05960-0_13</a>.","chicago":"Kenter, Tobias, Gavin Francis Vaz, and Christian Plessl. “Partitioning and Vectorizing Binary Applications for a Reconfigurable Vector Computer.” In <i>Proceedings of the International Symposium on Reconfigurable Computing: Architectures, Tools, and Applications (ARC)</i>, 8405:144–55. Lecture Notes in Computer Science (LNCS). Cham: Springer International Publishing, 2014. <a href=\"https://doi.org/10.1007/978-3-319-05960-0_13\">https://doi.org/10.1007/978-3-319-05960-0_13</a>."},"place":"Cham","has_accepted_license":"1","file_date_updated":"2018-03-20T07:02:02Z","department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"series_title":"Lecture Notes in Computer Science (LNCS)","user_id":"15278","_id":"388","project":[{"grant_number":"160364472","name":"SFB 901","_id":"1"},{"name":"SFB 901 - Subprojekt C2","_id":"14","grant_number":"160364472"},{"_id":"4","name":"SFB 901 - Project Area C"},{"_id":"34","name":"Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures","grant_number":"610996"}],"status":"public","type":"conference"},{"file_date_updated":"2018-03-20T07:20:31Z","language":[{"iso":"eng"}],"ddc":["040"],"user_id":"15278","department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"project":[{"grant_number":"160364472","_id":"1","name":"SFB 901"},{"grant_number":"160364472","name":"SFB 901 - Subprojekt C2","_id":"14"},{"name":"SFB 901 - Project Area C","_id":"4"},{"_id":"31","name":"Engineering Proprioception in Computing Systems","grant_number":"257906"}],"_id":"363","file":[{"date_created":"2018-03-20T07:20:31Z","creator":"florida","date_updated":"2018-03-20T07:20:31Z","file_id":"1408","file_name":"363-plessl13_micpro.pdf","access_level":"closed","file_size":1499996,"content_type":"application/pdf","relation":"main_file","success":1}],"status":"public","abstract":[{"text":"Due to the continuously shrinking device structures and increasing densities of FPGAs, thermal aspects have become the new focus for many research projects over the last years. Most researchers rely on temperature simulations to evaluate their novel thermal management techniques. However, these temperature simulations require a high computational effort if a detailed thermal model is used and their accuracies are often unclear. In contrast to simulations, the use of synthetic heat sources allows for experimental evaluation of temperature management methods. In this paper we investigate the creation of significant rises in temperature on modern FPGAs to enable future evaluation of thermal management techniques based on experiments. To that end, we have developed seven different heat-generating cores that use different subsets of FPGA resources. Our experimental results show that, according to external temperature probes connected to the FPGA’s heat sink, we can increase the temperature by an average of 81 !C. This corresponds to an average increase of 156.3 !C as measured by the built-in thermal diodes of our Virtex-5 FPGAs in less than 30 min by only utilizing about 21 percent of the slices.","lang":"eng"}],"type":"journal_article","publication":"Microprocessors and Microsystems","doi":"10.1016/j.micpro.2013.12.001","title":"Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators","date_created":"2017-10-17T12:42:02Z","author":[{"first_name":"Andreas","full_name":"Agne, Andreas","last_name":"Agne"},{"full_name":"Hangmann, Hendrik","last_name":"Hangmann","first_name":"Hendrik"},{"first_name":"Markus","last_name":"Happe","full_name":"Happe, Markus"},{"id":"398","full_name":"Platzner, Marco","last_name":"Platzner","first_name":"Marco"},{"id":"16153","full_name":"Plessl, Christian","last_name":"Plessl","orcid":"0000-0001-5728-9982","first_name":"Christian"}],"volume":38,"date_updated":"2023-09-26T13:33:06Z","publisher":"Elsevier","citation":{"apa":"Agne, A., Hangmann, H., Happe, M., Platzner, M., &#38; Plessl, C. (2014). Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators. <i>Microprocessors and Microsystems</i>, <i>38</i>(8, Part B), 911–919. <a href=\"https://doi.org/10.1016/j.micpro.2013.12.001\">https://doi.org/10.1016/j.micpro.2013.12.001</a>","bibtex":"@article{Agne_Hangmann_Happe_Platzner_Plessl_2014, title={Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators}, volume={38}, DOI={<a href=\"https://doi.org/10.1016/j.micpro.2013.12.001\">10.1016/j.micpro.2013.12.001</a>}, number={8, Part B}, journal={Microprocessors and Microsystems}, publisher={Elsevier}, author={Agne, Andreas and Hangmann, Hendrik and Happe, Markus and Platzner, Marco and Plessl, Christian}, year={2014}, pages={911–919} }","mla":"Agne, Andreas, et al. “Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators.” <i>Microprocessors and Microsystems</i>, vol. 38, no. 8, Part B, Elsevier, 2014, pp. 911–19, doi:<a href=\"https://doi.org/10.1016/j.micpro.2013.12.001\">10.1016/j.micpro.2013.12.001</a>.","short":"A. Agne, H. Hangmann, M. Happe, M. Platzner, C. Plessl, Microprocessors and Microsystems 38 (2014) 911–919.","ieee":"A. Agne, H. Hangmann, M. Happe, M. Platzner, and C. Plessl, “Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators,” <i>Microprocessors and Microsystems</i>, vol. 38, no. 8, Part B, pp. 911–919, 2014, doi: <a href=\"https://doi.org/10.1016/j.micpro.2013.12.001\">10.1016/j.micpro.2013.12.001</a>.","chicago":"Agne, Andreas, Hendrik Hangmann, Markus Happe, Marco Platzner, and Christian Plessl. “Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators.” <i>Microprocessors and Microsystems</i> 38, no. 8, Part B (2014): 911–19. <a href=\"https://doi.org/10.1016/j.micpro.2013.12.001\">https://doi.org/10.1016/j.micpro.2013.12.001</a>.","ama":"Agne A, Hangmann H, Happe M, Platzner M, Plessl C. Seven Recipes for Setting Your FPGA on Fire – A Cookbook on Heat Generators. <i>Microprocessors and Microsystems</i>. 2014;38(8, Part B):911-919. doi:<a href=\"https://doi.org/10.1016/j.micpro.2013.12.001\">10.1016/j.micpro.2013.12.001</a>"},"intvolume":"        38","page":"911-919","year":"2014","issue":"8, Part B","has_accepted_license":"1","quality_controlled":"1"},{"doi":"10.1109/FCCM.2014.67","date_updated":"2023-09-26T13:33:50Z","author":[{"id":"8961","full_name":"Riebler, Heinrich","last_name":"Riebler","first_name":"Heinrich"},{"last_name":"Kenter","id":"3145","full_name":"Kenter, Tobias","first_name":"Tobias"},{"first_name":"Christian","last_name":"Plessl","orcid":"0000-0001-5728-9982","id":"16153","full_name":"Plessl, Christian"},{"first_name":"Christoph","full_name":"Sorge, Christoph","last_name":"Sorge"}],"citation":{"ama":"Riebler H, Kenter T, Plessl C, Sorge C. Reconstructing AES Key Schedules from Decayed Memory with FPGAs. In: <i>Proceedings of Field-Programmable Custom Computing Machines (FCCM)</i>. IEEE; 2014:222-229. doi:<a href=\"https://doi.org/10.1109/FCCM.2014.67\">10.1109/FCCM.2014.67</a>","ieee":"H. Riebler, T. Kenter, C. Plessl, and C. Sorge, “Reconstructing AES Key Schedules from Decayed Memory with FPGAs,” in <i>Proceedings of Field-Programmable Custom Computing Machines (FCCM)</i>, 2014, pp. 222–229, doi: <a href=\"https://doi.org/10.1109/FCCM.2014.67\">10.1109/FCCM.2014.67</a>.","chicago":"Riebler, Heinrich, Tobias Kenter, Christian Plessl, and Christoph Sorge. “Reconstructing AES Key Schedules from Decayed Memory with FPGAs.” In <i>Proceedings of Field-Programmable Custom Computing Machines (FCCM)</i>, 222–29. IEEE, 2014. <a href=\"https://doi.org/10.1109/FCCM.2014.67\">https://doi.org/10.1109/FCCM.2014.67</a>.","mla":"Riebler, Heinrich, et al. “Reconstructing AES Key Schedules from Decayed Memory with FPGAs.” <i>Proceedings of Field-Programmable Custom Computing Machines (FCCM)</i>, IEEE, 2014, pp. 222–29, doi:<a href=\"https://doi.org/10.1109/FCCM.2014.67\">10.1109/FCCM.2014.67</a>.","short":"H. Riebler, T. Kenter, C. Plessl, C. Sorge, in: Proceedings of Field-Programmable Custom Computing Machines (FCCM), IEEE, 2014, pp. 222–229.","bibtex":"@inproceedings{Riebler_Kenter_Plessl_Sorge_2014, title={Reconstructing AES Key Schedules from Decayed Memory with FPGAs}, DOI={<a href=\"https://doi.org/10.1109/FCCM.2014.67\">10.1109/FCCM.2014.67</a>}, booktitle={Proceedings of Field-Programmable Custom Computing Machines (FCCM)}, publisher={IEEE}, author={Riebler, Heinrich and Kenter, Tobias and Plessl, Christian and Sorge, Christoph}, year={2014}, pages={222–229} }","apa":"Riebler, H., Kenter, T., Plessl, C., &#38; Sorge, C. (2014). Reconstructing AES Key Schedules from Decayed Memory with FPGAs. <i>Proceedings of Field-Programmable Custom Computing Machines (FCCM)</i>, 222–229. <a href=\"https://doi.org/10.1109/FCCM.2014.67\">https://doi.org/10.1109/FCCM.2014.67</a>"},"page":"222-229","has_accepted_license":"1","file_date_updated":"2018-03-20T07:14:20Z","project":[{"name":"SFB 901","_id":"1","grant_number":"160364472"},{"grant_number":"160364472","name":"SFB 901 - Subprojekt C2","_id":"14"},{"_id":"4","name":"SFB 901 - Project Area C"},{"grant_number":"610996","name":"Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures","_id":"34"}],"_id":"377","user_id":"15278","department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"status":"public","type":"conference","title":"Reconstructing AES Key Schedules from Decayed Memory with FPGAs","publisher":"IEEE","date_created":"2017-10-17T12:42:05Z","year":"2014","quality_controlled":"1","ddc":["040"],"keyword":["coldboot"],"language":[{"iso":"eng"}],"abstract":[{"lang":"eng","text":"In this paper, we study how AES key schedules can be reconstructed from decayed memory. This operation is a crucial and time consuming operation when trying to break encryption systems with cold-boot attacks. In software, the reconstruction of the AES master key can be performed using a recursive, branch-and-bound tree-search algorithm that exploits redundancies in the key schedule for constraining the search space. In this work, we investigate how this branch-and-bound algorithm can be accelerated with FPGAs. We translated the recursive search procedure to a state machine with an explicit stack for each recursion level and create optimized datapaths to accelerate in particular the processing of the most frequently accessed tree levels. We support two different decay models, of which especially the more realistic non-idealized asymmetric decay model causes very high runtimes in software. Our implementation on a Maxeler dataflow computing system outperforms a software implementation for this model by up to 27x, which makes cold-boot attacks against AES practical even for high error rates."}],"file":[{"creator":"florida","date_created":"2018-03-20T07:14:20Z","date_updated":"2018-03-20T07:14:20Z","file_id":"1397","access_level":"closed","file_name":"377-FCCM14.pdf","file_size":1003907,"content_type":"application/pdf","relation":"main_file","success":1}],"publication":"Proceedings of Field-Programmable Custom Computing Machines (FCCM)"},{"publication":"ACM Transactions on Reconfigurable Technology and Systems (TRETS)","file":[{"file_id":"1406","file_name":"365-plessl14_trets_01.pdf","access_level":"closed","file_size":916052,"date_created":"2018-03-20T07:19:19Z","creator":"florida","date_updated":"2018-03-20T07:19:19Z","relation":"main_file","success":1,"content_type":"application/pdf"}],"abstract":[{"text":"Self-aware computing is a paradigm for structuring and simplifying the design and operation of computing systems that face unprecedented levels of system dynamics and thus require novel forms of adaptivity. The generality of the paradigm makes it applicable to many types of computing systems and, previously, researchers started to introduce concepts of self-awareness to multicore architectures. In our work we build on a recent reference architectural framework as a model for self-aware computing and instantiate it for an FPGA-based heterogeneous multicore running the ReconOS reconfigurable architecture and operating system. After presenting the model for self-aware computing and ReconOS, we demonstrate with a case study how a multicore application built on the principle of self-awareness, autonomously adapts to changes in the workload and system state. Our work shows that the reference architectural framework as a model for self-aware computing can be practically applied and allows us to structure and simplify the design process, which is essential for designing complex future computing systems.","lang":"eng"}],"language":[{"iso":"eng"}],"ddc":["040"],"issue":"2","quality_controlled":"1","year":"2014","date_created":"2017-10-17T12:42:03Z","publisher":"ACM","title":"Self-awareness as a Model for Designing and Operating Heterogeneous Multicores","type":"journal_article","status":"public","department":[{"_id":"27"},{"_id":"78"},{"_id":"518"}],"user_id":"15278","_id":"365","project":[{"_id":"1","name":"SFB 901","grant_number":"160364472"},{"name":"SFB 901 - Subprojekt C2","_id":"14","grant_number":"160364472"},{"_id":"4","name":"SFB 901 - Project Area C"},{"_id":"31","name":"Engineering Proprioception in Computing Systems","grant_number":"257906"}],"file_date_updated":"2018-03-20T07:19:19Z","article_number":"13","has_accepted_license":"1","intvolume":"         7","citation":{"mla":"Agne, Andreas, et al. “Self-Awareness as a Model for Designing and Operating Heterogeneous Multicores.” <i>ACM Transactions on Reconfigurable Technology and Systems (TRETS)</i>, vol. 7, no. 2, 13, ACM, 2014, doi:<a href=\"https://doi.org/10.1145/2617596\">10.1145/2617596</a>.","bibtex":"@article{Agne_Happe_Lösch_Plessl_Platzner_2014, title={Self-awareness as a Model for Designing and Operating Heterogeneous Multicores}, volume={7}, DOI={<a href=\"https://doi.org/10.1145/2617596\">10.1145/2617596</a>}, number={213}, journal={ACM Transactions on Reconfigurable Technology and Systems (TRETS)}, publisher={ACM}, author={Agne, Andreas and Happe, Markus and Lösch, Achim and Plessl, Christian and Platzner, Marco}, year={2014} }","short":"A. Agne, M. Happe, A. Lösch, C. Plessl, M. Platzner, ACM Transactions on Reconfigurable Technology and Systems (TRETS) 7 (2014).","apa":"Agne, A., Happe, M., Lösch, A., Plessl, C., &#38; Platzner, M. (2014). Self-awareness as a Model for Designing and Operating Heterogeneous Multicores. <i>ACM Transactions on Reconfigurable Technology and Systems (TRETS)</i>, <i>7</i>(2), Article 13. <a href=\"https://doi.org/10.1145/2617596\">https://doi.org/10.1145/2617596</a>","chicago":"Agne, Andreas, Markus Happe, Achim Lösch, Christian Plessl, and Marco Platzner. “Self-Awareness as a Model for Designing and Operating Heterogeneous Multicores.” <i>ACM Transactions on Reconfigurable Technology and Systems (TRETS)</i> 7, no. 2 (2014). <a href=\"https://doi.org/10.1145/2617596\">https://doi.org/10.1145/2617596</a>.","ieee":"A. Agne, M. Happe, A. Lösch, C. Plessl, and M. Platzner, “Self-awareness as a Model for Designing and Operating Heterogeneous Multicores,” <i>ACM Transactions on Reconfigurable Technology and Systems (TRETS)</i>, vol. 7, no. 2, Art. no. 13, 2014, doi: <a href=\"https://doi.org/10.1145/2617596\">10.1145/2617596</a>.","ama":"Agne A, Happe M, Lösch A, Plessl C, Platzner M. Self-awareness as a Model for Designing and Operating Heterogeneous Multicores. <i>ACM Transactions on Reconfigurable Technology and Systems (TRETS)</i>. 2014;7(2). doi:<a href=\"https://doi.org/10.1145/2617596\">10.1145/2617596</a>"},"volume":7,"author":[{"last_name":"Agne","full_name":"Agne, Andreas","first_name":"Andreas"},{"first_name":"Markus","full_name":"Happe, Markus","last_name":"Happe"},{"first_name":"Achim","id":"43646","full_name":"Lösch, Achim","last_name":"Lösch"},{"first_name":"Christian","last_name":"Plessl","orcid":"0000-0001-5728-9982","id":"16153","full_name":"Plessl, Christian"},{"id":"398","full_name":"Platzner, Marco","last_name":"Platzner","first_name":"Marco"}],"date_updated":"2023-09-26T13:33:31Z","doi":"10.1145/2617596"},{"publication":"IEEE Micro","file":[{"content_type":"application/pdf","success":1,"relation":"main_file","date_updated":"2018-03-20T07:31:40Z","date_created":"2018-03-20T07:31:40Z","creator":"florida","file_size":1877185,"file_id":"1426","access_level":"closed","file_name":"328-plessl14_micro_01.pdf"}],"abstract":[{"lang":"eng","text":"The ReconOS operating system for reconfigurable computing offers a unified multi-threaded programming model and operating system services for threads executing in software and threads mapped to reconfigurable hardware. The operating system interface allows hardware threads to interact with software threads using well-known mechanisms such as semaphores, mutexes, condition variables, and message queues. By semantically integrating hardware accelerators into a standard operating system environment, ReconOS allows for rapid design space exploration, supports a structured application development process and improves the portability of applications"}],"language":[{"iso":"eng"}],"ddc":["040"],"issue":"1","quality_controlled":"1","year":"2014","date_created":"2017-10-17T12:41:55Z","publisher":"IEEE","title":"ReconOS - An Operating System Approach for Reconfigurable Computing","type":"journal_article","status":"public","department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"user_id":"15278","_id":"328","project":[{"name":"SFB 901","_id":"1","grant_number":"160364472"},{"grant_number":"160364472","_id":"14","name":"SFB 901 - Subprojekt C2"},{"name":"SFB 901 - Project Area C","_id":"4"},{"grant_number":"257906","name":"Engineering Proprioception in Computing Systems","_id":"31"}],"file_date_updated":"2018-03-20T07:31:40Z","has_accepted_license":"1","intvolume":"        34","page":"60-71","citation":{"ama":"Agne A, Happe M, Keller A, et al. ReconOS - An Operating System Approach for Reconfigurable Computing. <i>IEEE Micro</i>. 2014;34(1):60-71. doi:<a href=\"https://doi.org/10.1109/MM.2013.110\">10.1109/MM.2013.110</a>","ieee":"A. Agne <i>et al.</i>, “ReconOS - An Operating System Approach for Reconfigurable Computing,” <i>IEEE Micro</i>, vol. 34, no. 1, pp. 60–71, 2014, doi: <a href=\"https://doi.org/10.1109/MM.2013.110\">10.1109/MM.2013.110</a>.","chicago":"Agne, Andreas, Markus Happe, Ariane Keller, Enno Lübbers, Bernhard Plattner, Marco Platzner, and Christian Plessl. “ReconOS - An Operating System Approach for Reconfigurable Computing.” <i>IEEE Micro</i> 34, no. 1 (2014): 60–71. <a href=\"https://doi.org/10.1109/MM.2013.110\">https://doi.org/10.1109/MM.2013.110</a>.","mla":"Agne, Andreas, et al. “ReconOS - An Operating System Approach for Reconfigurable Computing.” <i>IEEE Micro</i>, vol. 34, no. 1, IEEE, 2014, pp. 60–71, doi:<a href=\"https://doi.org/10.1109/MM.2013.110\">10.1109/MM.2013.110</a>.","bibtex":"@article{Agne_Happe_Keller_Lübbers_Plattner_Platzner_Plessl_2014, title={ReconOS - An Operating System Approach for Reconfigurable Computing}, volume={34}, DOI={<a href=\"https://doi.org/10.1109/MM.2013.110\">10.1109/MM.2013.110</a>}, number={1}, journal={IEEE Micro}, publisher={IEEE}, author={Agne, Andreas and Happe, Markus and Keller, Ariane and Lübbers, Enno and Plattner, Bernhard and Platzner, Marco and Plessl, Christian}, year={2014}, pages={60–71} }","short":"A. Agne, M. Happe, A. Keller, E. Lübbers, B. Plattner, M. Platzner, C. Plessl, IEEE Micro 34 (2014) 60–71.","apa":"Agne, A., Happe, M., Keller, A., Lübbers, E., Plattner, B., Platzner, M., &#38; Plessl, C. (2014). ReconOS - An Operating System Approach for Reconfigurable Computing. <i>IEEE Micro</i>, <i>34</i>(1), 60–71. <a href=\"https://doi.org/10.1109/MM.2013.110\">https://doi.org/10.1109/MM.2013.110</a>"},"volume":34,"author":[{"first_name":"Andreas","last_name":"Agne","full_name":"Agne, Andreas"},{"last_name":"Happe","full_name":"Happe, Markus","first_name":"Markus"},{"full_name":"Keller, Ariane","last_name":"Keller","first_name":"Ariane"},{"last_name":"Lübbers","full_name":"Lübbers, Enno","first_name":"Enno"},{"first_name":"Bernhard","last_name":"Plattner","full_name":"Plattner, Bernhard"},{"last_name":"Platzner","id":"398","full_name":"Platzner, Marco","first_name":"Marco"},{"full_name":"Plessl, Christian","id":"16153","last_name":"Plessl","orcid":"0000-0001-5728-9982","first_name":"Christian"}],"date_updated":"2023-09-26T13:32:31Z","doi":"10.1109/MM.2013.110"},{"date_updated":"2023-09-26T13:35:40Z","publisher":"IEEE","date_created":"2018-03-26T13:40:14Z","author":[{"first_name":"Gianluca","last_name":"C. Durelli","full_name":"C. Durelli, Gianluca"},{"first_name":"Marcello","last_name":"Pogliani","full_name":"Pogliani, Marcello"},{"first_name":"Antonio","last_name":"Miele","full_name":"Miele, Antonio"},{"id":"16153","full_name":"Plessl, Christian","last_name":"Plessl","orcid":"0000-0001-5728-9982","first_name":"Christian"},{"first_name":"Heinrich","last_name":"Riebler","id":"8961","full_name":"Riebler, Heinrich"},{"first_name":"Gavin Francis","full_name":"Vaz, Gavin Francis","id":"30332","last_name":"Vaz"},{"last_name":"D. Santambrogio","full_name":"D. Santambrogio, Marco","first_name":"Marco"},{"full_name":"Bolchini, Cristiana","last_name":"Bolchini","first_name":"Cristiana"}],"title":"Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach","doi":"10.1109/ISPA.2014.27","quality_controlled":"1","year":"2014","page":"142-149","citation":{"ama":"C. Durelli G, Pogliani M, Miele A, et al. Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach. In: <i>Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)</i>. IEEE; 2014:142-149. doi:<a href=\"https://doi.org/10.1109/ISPA.2014.27\">10.1109/ISPA.2014.27</a>","ieee":"G. C. Durelli <i>et al.</i>, “Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach,” in <i>Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)</i>, 2014, pp. 142–149, doi: <a href=\"https://doi.org/10.1109/ISPA.2014.27\">10.1109/ISPA.2014.27</a>.","chicago":"C. Durelli, Gianluca, Marcello Pogliani, Antonio Miele, Christian Plessl, Heinrich Riebler, Gavin Francis Vaz, Marco D. Santambrogio, and Cristiana Bolchini. “Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach.” In <i>Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)</i>, 142–49. IEEE, 2014. <a href=\"https://doi.org/10.1109/ISPA.2014.27\">https://doi.org/10.1109/ISPA.2014.27</a>.","bibtex":"@inproceedings{C. Durelli_Pogliani_Miele_Plessl_Riebler_Vaz_D. Santambrogio_Bolchini_2014, title={Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach}, DOI={<a href=\"https://doi.org/10.1109/ISPA.2014.27\">10.1109/ISPA.2014.27</a>}, booktitle={Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)}, publisher={IEEE}, author={C. Durelli, Gianluca and Pogliani, Marcello and Miele, Antonio and Plessl, Christian and Riebler, Heinrich and Vaz, Gavin Francis and D. Santambrogio, Marco and Bolchini, Cristiana}, year={2014}, pages={142–149} }","short":"G. C. Durelli, M. Pogliani, A. Miele, C. Plessl, H. Riebler, G.F. Vaz, M. D. Santambrogio, C. Bolchini, in: Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA), IEEE, 2014, pp. 142–149.","mla":"C. Durelli, Gianluca, et al. “Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach.” <i>Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)</i>, IEEE, 2014, pp. 142–49, doi:<a href=\"https://doi.org/10.1109/ISPA.2014.27\">10.1109/ISPA.2014.27</a>.","apa":"C. Durelli, G., Pogliani, M., Miele, A., Plessl, C., Riebler, H., Vaz, G. F., D. Santambrogio, M., &#38; Bolchini, C. (2014). Runtime Resource Management in Heterogeneous System Architectures: The SAVE Approach. <i>Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)</i>, 142–149. <a href=\"https://doi.org/10.1109/ISPA.2014.27\">https://doi.org/10.1109/ISPA.2014.27</a>"},"_id":"1778","project":[{"name":"Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures","_id":"34","grant_number":"610996"}],"department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"user_id":"15278","language":[{"iso":"eng"}],"publication":"Proc. Int. Symp. on Parallel and Distributed Processing with Applications (ISPA)","type":"conference","status":"public"},{"has_accepted_license":"1","page":"1-8","citation":{"apa":"Vaz, G. F., Riebler, H., Kenter, T., &#38; Plessl, C. (2014). Deferring Accelerator Offloading Decisions to Application Runtime. <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, 1–8. <a href=\"https://doi.org/10.1109/ReConFig.2014.7032509\">https://doi.org/10.1109/ReConFig.2014.7032509</a>","mla":"Vaz, Gavin Francis, et al. “Deferring Accelerator Offloading Decisions to Application Runtime.” <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, IEEE, 2014, pp. 1–8, doi:<a href=\"https://doi.org/10.1109/ReConFig.2014.7032509\">10.1109/ReConFig.2014.7032509</a>.","short":"G.F. Vaz, H. Riebler, T. Kenter, C. Plessl, in: Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig), IEEE, 2014, pp. 1–8.","bibtex":"@inproceedings{Vaz_Riebler_Kenter_Plessl_2014, title={Deferring Accelerator Offloading Decisions to Application Runtime}, DOI={<a href=\"https://doi.org/10.1109/ReConFig.2014.7032509\">10.1109/ReConFig.2014.7032509</a>}, booktitle={Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)}, publisher={IEEE}, author={Vaz, Gavin Francis and Riebler, Heinrich and Kenter, Tobias and Plessl, Christian}, year={2014}, pages={1–8} }","chicago":"Vaz, Gavin Francis, Heinrich Riebler, Tobias Kenter, and Christian Plessl. “Deferring Accelerator Offloading Decisions to Application Runtime.” In <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, 1–8. IEEE, 2014. <a href=\"https://doi.org/10.1109/ReConFig.2014.7032509\">https://doi.org/10.1109/ReConFig.2014.7032509</a>.","ieee":"G. F. Vaz, H. Riebler, T. Kenter, and C. Plessl, “Deferring Accelerator Offloading Decisions to Application Runtime,” in <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, 2014, pp. 1–8, doi: <a href=\"https://doi.org/10.1109/ReConFig.2014.7032509\">10.1109/ReConFig.2014.7032509</a>.","ama":"Vaz GF, Riebler H, Kenter T, Plessl C. Deferring Accelerator Offloading Decisions to Application Runtime. In: <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>. IEEE; 2014:1-8. doi:<a href=\"https://doi.org/10.1109/ReConFig.2014.7032509\">10.1109/ReConFig.2014.7032509</a>"},"date_updated":"2023-09-26T13:37:02Z","author":[{"first_name":"Gavin Francis","full_name":"Vaz, Gavin Francis","id":"30332","last_name":"Vaz"},{"last_name":"Riebler","id":"8961","full_name":"Riebler, Heinrich","first_name":"Heinrich"},{"last_name":"Kenter","id":"3145","full_name":"Kenter, Tobias","first_name":"Tobias"},{"first_name":"Christian","full_name":"Plessl, Christian","id":"16153","orcid":"0000-0001-5728-9982","last_name":"Plessl"}],"doi":"10.1109/ReConFig.2014.7032509","type":"conference","status":"public","_id":"439","project":[{"grant_number":"160364472","name":"SFB 901","_id":"1"},{"grant_number":"160364472","_id":"14","name":"SFB 901 - Subprojekt C2"},{"_id":"4","name":"SFB 901 - Project Area C"},{"_id":"34","name":"Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures","grant_number":"610996"}],"department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"user_id":"15278","file_date_updated":"2018-03-16T11:29:52Z","quality_controlled":"1","year":"2014","publisher":"IEEE","date_created":"2017-10-17T12:42:17Z","title":"Deferring Accelerator Offloading Decisions to Application Runtime","publication":"Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)","abstract":[{"lang":"eng","text":"Reconfigurable architectures provide an opportunityto accelerate a wide range of applications, frequentlyby exploiting data-parallelism, where the same operations arehomogeneously executed on a (large) set of data. However, whenthe sequential code is executed on a host CPU and only dataparallelloops are executed on an FPGA coprocessor, a sufficientlylarge number of loop iterations (trip counts) is required, such thatthe control- and data-transfer overheads to the coprocessor canbe amortized. However, the trip count of large data-parallel loopsis frequently not known at compile time, but only at runtime justbefore entering a loop. Therefore, we propose to generate codeboth for the CPU and the coprocessor, and to defer the decisionwhere to execute the appropriate code to the runtime of theapplication when the trip count of the loop can be determinedjust at runtime. We demonstrate how an LLVM compiler basedtoolflow can automatically insert appropriate decision blocks intothe application code. Analyzing popular benchmark suites, weshow that this kind of runtime decisions is often applicable. Thepractical feasibility of our approach is demonstrated by a toolflowthat automatically identifies loops suitable for vectorization andgenerates code for the FPGA coprocessor of a Convey HC-1. Thetoolflow adds decisions based on a comparison of the runtimecomputedtrip counts to thresholds for specific loops and alsoincludes support to move just the required data to the coprocessor.We evaluate the integrated toolflow with characteristic loopsexecuted on different input data sizes."}],"file":[{"content_type":"application/pdf","success":1,"relation":"main_file","date_updated":"2018-03-16T11:29:52Z","date_created":"2018-03-16T11:29:52Z","creator":"florida","file_size":557362,"file_id":"1353","access_level":"closed","file_name":"439-plessl14a_reconfig.pdf"}],"ddc":["040"],"language":[{"iso":"eng"}]},{"publication":"Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)","file":[{"content_type":"application/pdf","relation":"main_file","success":1,"creator":"florida","date_created":"2018-03-16T11:37:42Z","date_updated":"2018-03-16T11:37:42Z","file_name":"406-ReConFig14.pdf","file_id":"1366","access_level":"closed","file_size":932852}],"abstract":[{"text":"Stereo-matching algorithms recently received a lot of attention from the FPGA acceleration community. Presented solutions range from simple, very resource efficient systems with modest matching quality for small embedded systems to sophisticated algorithms with several processing steps, implemented on big FPGAs. In order to achieve high throughput, most implementations strongly focus on pipelining and data reuse between different computation steps. This approach leads to high efficiency, but limits the supported computation patterns and due the high integration of the implementation, adaptions to the algorithm are difficult. In this work, we present a stereo-matching implementation, that starts by offloading individual kernels from the CPU to the FPGA. Between subsequent compute steps on the FPGA, data is stored off-chip in on-board memory of the FPGA accelerator card. This enables us to accelerate the AD-census algorithm with cross-based aggregation and scanline optimization for the first time without algorithmic changes and for up to full HD image dimensions. Analyzing throughput and bandwidth requirements, we outline some trade-offs that are involved with this approach, compared to tighter integration of more kernel loops into one design.","lang":"eng"}],"language":[{"iso":"eng"}],"ddc":["040"],"quality_controlled":"1","year":"2014","date_created":"2017-10-17T12:42:11Z","publisher":"IEEE","title":"Kernel-Centric Acceleration of High Accuracy Stereo-Matching","type":"conference","status":"public","department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}],"user_id":"15278","_id":"406","project":[{"_id":"1","name":"SFB 901","grant_number":"160364472"},{"grant_number":"160364472","name":"SFB 901 - Subprojekt C2","_id":"14"},{"_id":"4","name":"SFB 901 - Project Area C"},{"grant_number":"610996","_id":"34","name":"Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures"}],"file_date_updated":"2018-03-16T11:37:42Z","has_accepted_license":"1","page":"1-8","citation":{"mla":"Kenter, Tobias, et al. “Kernel-Centric Acceleration of High Accuracy Stereo-Matching.” <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, IEEE, 2014, pp. 1–8, doi:<a href=\"https://doi.org/10.1109/ReConFig.2014.7032535\">10.1109/ReConFig.2014.7032535</a>.","bibtex":"@inproceedings{Kenter_Schmitz_Plessl_2014, title={Kernel-Centric Acceleration of High Accuracy Stereo-Matching}, DOI={<a href=\"https://doi.org/10.1109/ReConFig.2014.7032535\">10.1109/ReConFig.2014.7032535</a>}, booktitle={Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)}, publisher={IEEE}, author={Kenter, Tobias and Schmitz, Henning and Plessl, Christian}, year={2014}, pages={1–8} }","short":"T. Kenter, H. Schmitz, C. Plessl, in: Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig), IEEE, 2014, pp. 1–8.","apa":"Kenter, T., Schmitz, H., &#38; Plessl, C. (2014). Kernel-Centric Acceleration of High Accuracy Stereo-Matching. <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, 1–8. <a href=\"https://doi.org/10.1109/ReConFig.2014.7032535\">https://doi.org/10.1109/ReConFig.2014.7032535</a>","ama":"Kenter T, Schmitz H, Plessl C. Kernel-Centric Acceleration of High Accuracy Stereo-Matching. In: <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>. IEEE; 2014:1-8. doi:<a href=\"https://doi.org/10.1109/ReConFig.2014.7032535\">10.1109/ReConFig.2014.7032535</a>","ieee":"T. Kenter, H. Schmitz, and C. Plessl, “Kernel-Centric Acceleration of High Accuracy Stereo-Matching,” in <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, 2014, pp. 1–8, doi: <a href=\"https://doi.org/10.1109/ReConFig.2014.7032535\">10.1109/ReConFig.2014.7032535</a>.","chicago":"Kenter, Tobias, Henning Schmitz, and Christian Plessl. “Kernel-Centric Acceleration of High Accuracy Stereo-Matching.” In <i>Proceedings of the International Conference on ReConFigurable Computing and FPGAs (ReConFig)</i>, 1–8. IEEE, 2014. <a href=\"https://doi.org/10.1109/ReConFig.2014.7032535\">https://doi.org/10.1109/ReConFig.2014.7032535</a>."},"author":[{"last_name":"Kenter","full_name":"Kenter, Tobias","id":"3145","first_name":"Tobias"},{"full_name":"Schmitz, Henning","last_name":"Schmitz","first_name":"Henning"},{"last_name":"Plessl","orcid":"0000-0001-5728-9982","id":"16153","full_name":"Plessl, Christian","first_name":"Christian"}],"date_updated":"2023-09-26T13:36:40Z","doi":"10.1109/ReConFig.2014.7032535"},{"year":"2014","citation":{"ama":"C. Durelli G, Copolla M, Djafarian K, et al. SAVE: Towards efficient resource management in heterogeneous system architectures. In: <i>Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC)</i>. Springer; 2014. doi:<a href=\"https://doi.org/10.1007/978-3-319-05960-0_38\">10.1007/978-3-319-05960-0_38</a>","chicago":"C. Durelli, Gianluca, Marcello Copolla, Karim Djafarian, George Koranaros, Antonio Miele, Michele Paolino, Oliver Pell, Christian Plessl, Marco D. Santambrogio, and Cristiana Bolchini. “SAVE: Towards Efficient Resource Management in Heterogeneous System Architectures.” In <i>Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC)</i>. Springer, 2014. <a href=\"https://doi.org/10.1007/978-3-319-05960-0_38\">https://doi.org/10.1007/978-3-319-05960-0_38</a>.","ieee":"G. C. Durelli <i>et al.</i>, “SAVE: Towards efficient resource management in heterogeneous system architectures,” 2014, doi: <a href=\"https://doi.org/10.1007/978-3-319-05960-0_38\">10.1007/978-3-319-05960-0_38</a>.","short":"G. C. Durelli, M. Copolla, K. Djafarian, G. Koranaros, A. Miele, M. Paolino, O. Pell, C. Plessl, M. D. Santambrogio, C. Bolchini, in: Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC), Springer, 2014.","bibtex":"@inproceedings{C. Durelli_Copolla_Djafarian_Koranaros_Miele_Paolino_Pell_Plessl_D. Santambrogio_Bolchini_2014, title={SAVE: Towards efficient resource management in heterogeneous system architectures}, DOI={<a href=\"https://doi.org/10.1007/978-3-319-05960-0_38\">10.1007/978-3-319-05960-0_38</a>}, booktitle={Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC)}, publisher={Springer}, author={C. Durelli, Gianluca and Copolla, Marcello and Djafarian, Karim and Koranaros, George and Miele, Antonio and Paolino, Michele and Pell, Oliver and Plessl, Christian and D. Santambrogio, Marco and Bolchini, Cristiana}, year={2014} }","mla":"C. Durelli, Gianluca, et al. “SAVE: Towards Efficient Resource Management in Heterogeneous System Architectures.” <i>Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC)</i>, Springer, 2014, doi:<a href=\"https://doi.org/10.1007/978-3-319-05960-0_38\">10.1007/978-3-319-05960-0_38</a>.","apa":"C. Durelli, G., Copolla, M., Djafarian, K., Koranaros, G., Miele, A., Paolino, M., Pell, O., Plessl, C., D. Santambrogio, M., &#38; Bolchini, C. (2014). SAVE: Towards efficient resource management in heterogeneous system architectures. <i>Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC)</i>. <a href=\"https://doi.org/10.1007/978-3-319-05960-0_38\">https://doi.org/10.1007/978-3-319-05960-0_38</a>"},"quality_controlled":"1","title":"SAVE: Towards efficient resource management in heterogeneous system architectures","doi":"10.1007/978-3-319-05960-0_38","publisher":"Springer","date_updated":"2023-09-26T13:36:20Z","date_created":"2018-03-26T13:45:35Z","author":[{"first_name":"Gianluca","full_name":"C. Durelli, Gianluca","last_name":"C. Durelli"},{"last_name":"Copolla","full_name":"Copolla, Marcello","first_name":"Marcello"},{"last_name":"Djafarian","full_name":"Djafarian, Karim","first_name":"Karim"},{"first_name":"George","last_name":"Koranaros","full_name":"Koranaros, George"},{"first_name":"Antonio","last_name":"Miele","full_name":"Miele, Antonio"},{"full_name":"Paolino, Michele","last_name":"Paolino","first_name":"Michele"},{"last_name":"Pell","full_name":"Pell, Oliver","first_name":"Oliver"},{"first_name":"Christian","last_name":"Plessl","orcid":"0000-0001-5728-9982","id":"16153","full_name":"Plessl, Christian"},{"full_name":"D. Santambrogio, Marco","last_name":"D. Santambrogio","first_name":"Marco"},{"first_name":"Cristiana","full_name":"Bolchini, Cristiana","last_name":"Bolchini"}],"status":"public","type":"conference","publication":"Proc. Int. Conf. on Reconfigurable Computing: Architectures, Tools and Applications (ARC)","language":[{"iso":"eng"}],"project":[{"grant_number":"610996","_id":"34","name":"Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures"}],"_id":"1780","user_id":"15278","department":[{"_id":"27"},{"_id":"518"},{"_id":"78"}]},{"department":[{"_id":"27"},{"_id":"518"},{"_id":"61"},{"_id":"78"}],"user_id":"15278","_id":"1779","status":"public","type":"journal_article","doi":"10.1145/2641361.2641372","volume":41,"author":[{"first_name":"Heiner","full_name":"Giefers, Heiner","last_name":"Giefers"},{"first_name":"Christian","orcid":"0000-0001-5728-9982","last_name":"Plessl","full_name":"Plessl, Christian","id":"16153"},{"orcid":"0000-0001-7059-9862","last_name":"Förstner","full_name":"Förstner, Jens","id":"158","first_name":"Jens"}],"date_updated":"2023-09-26T13:35:58Z","intvolume":"        41","page":"65-70","citation":{"apa":"Giefers, H., Plessl, C., &#38; Förstner, J. (2014). Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers. <i>ACM SIGARCH Computer Architecture News</i>, <i>41</i>(5), 65–70. <a href=\"https://doi.org/10.1145/2641361.2641372\">https://doi.org/10.1145/2641361.2641372</a>","bibtex":"@article{Giefers_Plessl_Förstner_2014, title={Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers}, volume={41}, DOI={<a href=\"https://doi.org/10.1145/2641361.2641372\">10.1145/2641361.2641372</a>}, number={5}, journal={ACM SIGARCH Computer Architecture News}, publisher={ACM}, author={Giefers, Heiner and Plessl, Christian and Förstner, Jens}, year={2014}, pages={65–70} }","short":"H. Giefers, C. Plessl, J. Förstner, ACM SIGARCH Computer Architecture News 41 (2014) 65–70.","mla":"Giefers, Heiner, et al. “Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers.” <i>ACM SIGARCH Computer Architecture News</i>, vol. 41, no. 5, ACM, 2014, pp. 65–70, doi:<a href=\"https://doi.org/10.1145/2641361.2641372\">10.1145/2641361.2641372</a>.","ama":"Giefers H, Plessl C, Förstner J. Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers. <i>ACM SIGARCH Computer Architecture News</i>. 2014;41(5):65-70. doi:<a href=\"https://doi.org/10.1145/2641361.2641372\">10.1145/2641361.2641372</a>","chicago":"Giefers, Heiner, Christian Plessl, and Jens Förstner. “Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers.” <i>ACM SIGARCH Computer Architecture News</i> 41, no. 5 (2014): 65–70. <a href=\"https://doi.org/10.1145/2641361.2641372\">https://doi.org/10.1145/2641361.2641372</a>.","ieee":"H. Giefers, C. Plessl, and J. Förstner, “Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers,” <i>ACM SIGARCH Computer Architecture News</i>, vol. 41, no. 5, pp. 65–70, 2014, doi: <a href=\"https://doi.org/10.1145/2641361.2641372\">10.1145/2641361.2641372</a>."},"publication_identifier":{"issn":["0163-5964"]},"language":[{"iso":"eng"}],"keyword":["funding-maxup","tet_topic_hpc"],"publication":"ACM SIGARCH Computer Architecture News","title":"Accelerating Finite Difference Time Domain Simulations with Reconfigurable Dataflow Computers","date_created":"2018-03-26T13:42:34Z","publisher":"ACM","year":"2014","issue":"5","quality_controlled":"1"},{"publication_status":"published","publication_identifier":{"issn":["2197-8751","2197-876X"],"isbn":["9783658067267","9783658067274"]},"citation":{"ama":"Biehler R, Kempen L. Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende. In: Roth J, Bauer T, Koch H, Prediger S, eds. <i>Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik</i>. Springer Fachmedien Wiesbaden; 2014:121-135. doi:<a href=\"https://doi.org/10.1007/978-3-658-06727-4_8\">10.1007/978-3-658-06727-4_8</a>","chicago":"Biehler, Rolf, and Leander Kempen. “Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende.” In <i>Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik</i>, edited by J. Roth, T. Bauer, H. Koch, and S. Prediger, 121–35. Wiesbaden: Springer Fachmedien Wiesbaden, 2014. <a href=\"https://doi.org/10.1007/978-3-658-06727-4_8\">https://doi.org/10.1007/978-3-658-06727-4_8</a>.","ieee":"R. Biehler and L. Kempen, “Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende,” in <i>Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik</i>, J. Roth, T. Bauer, H. Koch, and S. Prediger, Eds. Wiesbaden: Springer Fachmedien Wiesbaden, 2014, pp. 121–135.","apa":"Biehler, R., &#38; Kempen, L. (2014). Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende. In J. Roth, T. Bauer, H. Koch, &#38; S. Prediger (Eds.), <i>Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik</i> (pp. 121–135). Springer Fachmedien Wiesbaden. <a href=\"https://doi.org/10.1007/978-3-658-06727-4_8\">https://doi.org/10.1007/978-3-658-06727-4_8</a>","short":"R. Biehler, L. Kempen, in: J. Roth, T. Bauer, H. Koch, S. Prediger (Eds.), Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik, Springer Fachmedien Wiesbaden, Wiesbaden, 2014, pp. 121–135.","bibtex":"@inbook{Biehler_Kempen_2014, place={Wiesbaden}, title={Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende}, DOI={<a href=\"https://doi.org/10.1007/978-3-658-06727-4_8\">10.1007/978-3-658-06727-4_8</a>}, booktitle={Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik}, publisher={Springer Fachmedien Wiesbaden}, author={Biehler, Rolf and Kempen, Leander}, editor={Roth, J. and Bauer, T. and Koch, H. and Prediger, S.}, year={2014}, pages={121–135} }","mla":"Biehler, Rolf, and Leander Kempen. “Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende.” <i>Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik</i>, edited by J. Roth et al., Springer Fachmedien Wiesbaden, 2014, pp. 121–35, doi:<a href=\"https://doi.org/10.1007/978-3-658-06727-4_8\">10.1007/978-3-658-06727-4_8</a>."},"page":"121-135","place":"Wiesbaden","year":"2014","date_created":"2024-11-13T11:24:18Z","author":[{"id":"16274","full_name":"Biehler, Rolf","last_name":"Biehler","first_name":"Rolf"},{"first_name":"Leander","full_name":"Kempen, Leander","last_name":"Kempen"}],"publisher":"Springer Fachmedien Wiesbaden","date_updated":"2024-11-13T11:26:03Z","main_file_link":[{"url":"https://link.springer.com/chapter/10.1007/978-3-658-06727-4_8"}],"doi":"10.1007/978-3-658-06727-4_8","title":"Entdecken und Beweisen als Teil der Einführung in die Kultur der Mathematik für Lehramtsstudierende","type":"book_chapter","publication":"Übergänge konstruktiv gestalten: Ansätze für eine zielgruppenspezifische Hochschuldidaktik Mathematik","status":"public","editor":[{"full_name":"Roth, J.","last_name":"Roth","first_name":"J."},{"last_name":"Bauer","full_name":"Bauer, T.","first_name":"T."},{"full_name":"Koch, H.","last_name":"Koch","first_name":"H."},{"first_name":"S.","last_name":"Prediger","full_name":"Prediger, S."}],"user_id":"37888","department":[{"_id":"363"}],"_id":"57045","language":[{"iso":"ger"}]},{"status":"public","type":"conference","publication":"2013 European Conference on Mobile Robots","language":[{"iso":"eng"}],"user_id":"15357","department":[{"_id":"50"}],"_id":"57228","citation":{"apa":"Mujahed, M., Fischer, D., &#38; Mertsching, B. (2014). Safe Gap based (SG) reactive navigation for mobile robots. <i>2013 European Conference on Mobile Robots</i>. <a href=\"https://doi.org/10.1109/ecmr.2013.6698862\">https://doi.org/10.1109/ecmr.2013.6698862</a>","short":"M. Mujahed, D. Fischer, B. Mertsching, in: 2013 European Conference on Mobile Robots, IEEE, 2014.","mla":"Mujahed, Muhannad, et al. “Safe Gap Based (SG) Reactive Navigation for Mobile Robots.” <i>2013 European Conference on Mobile Robots</i>, IEEE, 2014, doi:<a href=\"https://doi.org/10.1109/ecmr.2013.6698862\">10.1109/ecmr.2013.6698862</a>.","bibtex":"@inproceedings{Mujahed_Fischer_Mertsching_2014, title={Safe Gap based (SG) reactive navigation for mobile robots}, DOI={<a href=\"https://doi.org/10.1109/ecmr.2013.6698862\">10.1109/ecmr.2013.6698862</a>}, booktitle={2013 European Conference on Mobile Robots}, publisher={IEEE}, author={Mujahed, Muhannad and Fischer, Dirk and Mertsching, Bärbel}, year={2014} }","ama":"Mujahed M, Fischer D, Mertsching B. Safe Gap based (SG) reactive navigation for mobile robots. In: <i>2013 European Conference on Mobile Robots</i>. IEEE; 2014. doi:<a href=\"https://doi.org/10.1109/ecmr.2013.6698862\">10.1109/ecmr.2013.6698862</a>","ieee":"M. Mujahed, D. Fischer, and B. Mertsching, “Safe Gap based (SG) reactive navigation for mobile robots,” 2014, doi: <a href=\"https://doi.org/10.1109/ecmr.2013.6698862\">10.1109/ecmr.2013.6698862</a>.","chicago":"Mujahed, Muhannad, Dirk Fischer, and Bärbel Mertsching. “Safe Gap Based (SG) Reactive Navigation for Mobile Robots.” In <i>2013 European Conference on Mobile Robots</i>. IEEE, 2014. <a href=\"https://doi.org/10.1109/ecmr.2013.6698862\">https://doi.org/10.1109/ecmr.2013.6698862</a>."},"year":"2014","publication_status":"published","doi":"10.1109/ecmr.2013.6698862","title":"Safe Gap based (SG) reactive navigation for mobile robots","date_created":"2024-11-19T10:53:59Z","author":[{"first_name":"Muhannad","last_name":"Mujahed","full_name":"Mujahed, Muhannad"},{"first_name":"Dirk","last_name":"Fischer","orcid":"0000-0002-0792-6370","full_name":"Fischer, Dirk","id":"15357"},{"full_name":"Mertsching, Bärbel","last_name":"Mertsching","first_name":"Bärbel"}],"publisher":"IEEE","date_updated":"2025-01-22T15:38:21Z"}]
