[{"title":"A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures","date_updated":"2022-01-06T06:56:06Z","date_created":"2021-09-09T11:50:19Z","author":[{"last_name":"Adelt","id":"5603","full_name":"Adelt, Peer","first_name":"Peer"},{"first_name":"Bastian","last_name":"Koppelmann","full_name":"Koppelmann, Bastian","id":"25260"},{"last_name":"Müller","id":"16243","full_name":"Müller, Wolfgang","first_name":"Wolfgang"},{"first_name":"Christoph","last_name":"Scheytt","id":"37144","full_name":"Scheytt, Christoph"}],"year":"2020","place":"Stuttgart, DE","citation":{"ama":"Adelt P, Koppelmann B, Müller W, Scheytt C. A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures. In: <i>MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop</i>. ; 2020.","chicago":"Adelt, Peer, Bastian Koppelmann, Wolfgang Müller, and Christoph Scheytt. “A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures.” In <i>MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop</i>. Stuttgart, DE, 2020.","ieee":"P. Adelt, B. Koppelmann, W. Müller, and C. Scheytt, “A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures,” 2020.","short":"P. Adelt, B. Koppelmann, W. Müller, C. Scheytt, in: MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop, Stuttgart, DE, 2020.","bibtex":"@inproceedings{Adelt_Koppelmann_Müller_Scheytt_2020, place={Stuttgart, DE}, title={A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures}, booktitle={MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop}, author={Adelt, Peer and Koppelmann, Bastian and Müller, Wolfgang and Scheytt, Christoph}, year={2020} }","mla":"Adelt, Peer, et al. “A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures.” <i>MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop</i>, 2020.","apa":"Adelt, P., Koppelmann, B., Müller, W., &#38; Scheytt, C. (2020). A Scalable Platform for QEMU Based Fault Effect Analysis for RISC-V Hardware Architectures. <i>MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop</i>."},"related_material":{"link":[{"relation":"confirmation","url":"https://ieeexplore.ieee.org/document/9094540"}]},"language":[{"iso":"eng"}],"_id":"24027","user_id":"15931","department":[{"_id":"58"}],"abstract":[{"lang":"eng","text":"Fault effect simulation is a well-established technique for the qualification of robust embedded software and hardware as required by different safety standards. Our article introduces a Virtual Prototype based approach for the fault analysis and fast simulation of a set of automatically generated and target compiled software programs. The approach scales to different RISC-V ISA standard subset configurations and is based on an instruction and hardware register coverage for automatic fault injections of permanent and transient bitflips. The analysis of each software binary evaluates its opcode type and register access coverage including the addressed memory space. Based on this information dedicated sets of fault injected hardware models, i.e., mutants, are generated. The simulation of all mutants conducted with the different binaries finally identifies the cases with a normal termination though executed on a faulty hardware model. They are identified as a subject for further investigations and improvements by the implementation of additional hardware or software safety countermeasures. Our final evaluation results with automatic C code generation, compilation, analysis, and simulation show that QEMU provides an adequate efficient platform, which also scales to more complex scenarios."}],"status":"public","type":"conference","publication":"MBMV 2020 - Methods and Description Languages for Modelling and Verification of Circuits and Systems; GMM/ITG/GI-Workshop"},{"date_updated":"2022-01-06T06:56:06Z","author":[{"last_name":"Ballandras","full_name":"Ballandras, Sylvain","first_name":"Sylvain"},{"first_name":"Saed","full_name":"Abughannam, Saed","id":"37628","last_name":"Abughannam"},{"full_name":"Courjon, Emilie","last_name":"Courjon","first_name":"Emilie"},{"id":"37144","full_name":"Scheytt, Christoph","last_name":"Scheytt","first_name":"Christoph"}],"date_created":"2021-09-09T11:50:23Z","title":"Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers","related_material":{"link":[{"url":"https://ieeexplore.ieee.org/document/9080181","relation":"confirmation"}]},"year":"2020","citation":{"short":"S. Ballandras, S. Abughannam, E. Courjon, C. Scheytt, in: GeMiC 2020 - German Microwave Conference, 2020.","bibtex":"@inproceedings{Ballandras_Abughannam_Courjon_Scheytt_2020, title={Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers}, booktitle={GeMiC 2020 - German Microwave Conference}, author={Ballandras, Sylvain and Abughannam, Saed and Courjon, Emilie and Scheytt, Christoph}, year={2020} }","mla":"Ballandras, Sylvain, et al. “Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers.” <i>GeMiC 2020 - German Microwave Conference</i>, 2020.","apa":"Ballandras, S., Abughannam, S., Courjon, E., &#38; Scheytt, C. (2020). Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers. <i>GeMiC 2020 - German Microwave Conference</i>.","ieee":"S. Ballandras, S. Abughannam, E. Courjon, and C. Scheytt, “Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers,” 2020.","chicago":"Ballandras, Sylvain, Saed Abughannam, Emilie Courjon, and Christoph Scheytt. “Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers.” In <i>GeMiC 2020 - German Microwave Conference</i>, 2020.","ama":"Ballandras S, Abughannam S, Courjon E, Scheytt C. Design and Fabrication of Barker Coded Surface Acoustic Wave (SAW) Correlator at 2.45 GHz for Low-Power Wake-up Receivers. In: <i>GeMiC 2020 - German Microwave Conference</i>. ; 2020."},"_id":"24030","user_id":"15931","department":[{"_id":"58"}],"language":[{"iso":"eng"}],"type":"conference","publication":"GeMiC 2020 - German Microwave Conference","abstract":[{"lang":"eng","text":"Low-power receivers use direct-detection receiver architecture for its design simplicity and its low power dissipation. However, the direct-detection based receivers suffer from co-channel interference which significantly degrades the communication reliability. Co-channel interference robustness can be improved by using a BPSK Barker code modulated Surface Acoustic Wave (SAW) correlator as a prior stage to the RF direct detection circuit. This paper reports in details the design, fabrication and measurements of a 2.45 GHz SAW correlator with 13 bits length Barker code. The device is fabricated on Lithium Niobate LiNbO3 substrate and it is composed of an input non-coded Inter Digital Transducers (IDT), a Piezoelectric substrate and an output coded IDT. The device wavelength λ is set to 1.6 μm, considering a phase velocity of the wave equal to 3970 m.s-1. Several configurations of the device were designed and fabricated, particularly varying the aperture and the non-coded IDT length to find out the optimal device configuration. All devices were found to operate with Insertion Loss (IL) ranging from 12 to 15 dB at 2.45 GHz with a tip probing measurement setup, while a packaged sample has an IL of 12.45 dB at 2.44 GHz mounted on a PCB with external 50 Ω LC matching network. Additionally, time-domain measurement for the packaged device shows that the output has a correlation peak with a peak-to-side-lobe (PSL) ratio of 4:1 for a -0.5 dBm input BPSK Barker code signal."}],"status":"public"},{"language":[{"iso":"eng"}],"_id":"24020","user_id":"15931","department":[{"_id":"58"},{"_id":"230"}],"abstract":[{"lang":"eng","text":"Novel analog-to-digital converter (ADC) architectures are motivated by the demand for rising sampling rates and effective number of bits (ENOB). The main limitation on ENOB in purely electrical ADCs lies in the relatively high jitter of oscillators, in the order of a few tens of fs for state-of-the-art components. When compared to the extremely low jitter obtained with best-in-class Ti:sapphire mode-locked lasers (MLL), in the attosecond range, it is apparent that a mixed electrical-optical architecture could significantly improve the converters' ENOB. We model and analyze the ENOB limitations arising from optical sources in optically enabled, spectrally sliced ADCs, after discussing the system architecture and implementation details. The phase noise of the optical carrier, serving for electro-optic signal transduction, is shown not to propagate to the reconstructed digitized signal and therefore not to represent a fundamental limit. The optical phase noise of the MLL used to generate reference tones for individual slices also does not fundamentally impact the converted signal, so long as it remains correlated among all the comb lines. On the other hand, the timing jitter of the MLL, as also reflected in its RF linewidth, is fundamentally limiting the ADC performance, since it is directly mapped as jitter to the converted signal. The hybrid nature of a photonically enabled, spectrally sliced ADC implies the utilization of a number of reduced bandwidth electrical ADCs to convert parallel slices, resulting in the propagation of jitter from the electrical oscillator supplying their clock. Due to the reduced sampling rate of the electrical ADCs, as compared to the overall system, the overall noise performance of the presented architecture is substantially improved with respect to a fully electrical ADC."}],"status":"public","type":"conference","publication":"21. ITG-Fachtagung Photonische Netze","title":"Mode-locked laser timing jitter limitation in optically enabled frequency-sliced ADCs","publisher":"VDE-Verlag","date_updated":"2023-01-10T13:10:48Z","author":[{"first_name":"Andrea","last_name":"Zazzi","full_name":"Zazzi, Andrea"},{"first_name":"Juliana","last_name":"Müller","full_name":"Müller, Juliana"},{"full_name":"Gudyriev, Sergiy","last_name":"Gudyriev","first_name":"Sergiy"},{"full_name":"Marin-Palomo, Pablo","last_name":"Marin-Palomo","first_name":"Pablo"},{"first_name":"Dengyang","last_name":"Fang","full_name":"Fang, Dengyang"},{"first_name":"Christoph","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","full_name":"Scheytt, Christoph","id":"37144"},{"last_name":"Koos","full_name":"Koos, Christian","first_name":"Christian"},{"first_name":"Jeremy","last_name":"Witzens","full_name":"Witzens, Jeremy"}],"date_created":"2021-09-09T11:50:10Z","place":"Online-Veranstaltung","year":"2020","citation":{"mla":"Zazzi, Andrea, et al. “Mode-Locked Laser Timing Jitter Limitation in Optically Enabled Frequency-Sliced ADCs.” <i>21. ITG-Fachtagung Photonische Netze</i>, VDE-Verlag, 2020.","short":"A. Zazzi, J. Müller, S. Gudyriev, P. Marin-Palomo, D. Fang, C. Scheytt, C. Koos, J. Witzens, in: 21. ITG-Fachtagung Photonische Netze, VDE-Verlag, Online-Veranstaltung, 2020.","bibtex":"@inproceedings{Zazzi_Müller_Gudyriev_Marin-Palomo_Fang_Scheytt_Koos_Witzens_2020, place={Online-Veranstaltung}, title={Mode-locked laser timing jitter limitation in optically enabled frequency-sliced ADCs}, booktitle={21. ITG-Fachtagung Photonische Netze}, publisher={VDE-Verlag}, author={Zazzi, Andrea and Müller, Juliana and Gudyriev, Sergiy and Marin-Palomo, Pablo and Fang, Dengyang and Scheytt, Christoph and Koos, Christian and Witzens, Jeremy}, year={2020} }","apa":"Zazzi, A., Müller, J., Gudyriev, S., Marin-Palomo, P., Fang, D., Scheytt, C., Koos, C., &#38; Witzens, J. (2020). Mode-locked laser timing jitter limitation in optically enabled frequency-sliced ADCs. <i>21. ITG-Fachtagung Photonische Netze</i>.","chicago":"Zazzi, Andrea, Juliana Müller, Sergiy Gudyriev, Pablo Marin-Palomo, Dengyang Fang, Christoph Scheytt, Christian Koos, and Jeremy Witzens. “Mode-Locked Laser Timing Jitter Limitation in Optically Enabled Frequency-Sliced ADCs.” In <i>21. ITG-Fachtagung Photonische Netze</i>. Online-Veranstaltung: VDE-Verlag, 2020.","ieee":"A. Zazzi <i>et al.</i>, “Mode-locked laser timing jitter limitation in optically enabled frequency-sliced ADCs,” 2020.","ama":"Zazzi A, Müller J, Gudyriev S, et al. Mode-locked laser timing jitter limitation in optically enabled frequency-sliced ADCs. In: <i>21. ITG-Fachtagung Photonische Netze</i>. VDE-Verlag; 2020."},"related_material":{"link":[{"relation":"confirmation","url":"https://www.researchgate.net/publication/340618175_Mode-locked_laser_timing_jitter_limitation_in_optically_enabled_spectrally_sliced_ADCs"}]}},{"publication":"Opt. Express","type":"journal_article","status":"public","abstract":[{"lang":"eng","text":"The effect of phase noise introduced by optical sources in spectrally-sliced optically enabled DACs and ADCs is modeled and analyzed in detail. In both data converter architectures, a mode-locked laser is assumed to provide an optical comb whose lines are used to either synthesize or analyze individual spectral slices. While the optical phase noise of the central MLL line as well as of other optical carriers used in the analyzed system architectures have a minor impact on the system performance, the RF phase noise of the MLL fundamentally limits it. In particular, the corresponding jitter of the MLL pulse train is transferred almost one-to-one to the system-level timing jitter of the data converters. While MLL phase noise can in principle be tracked and removed by electronic signal processing, this results in electric oscillator phase noise replacing the MLL jitter and is not conducive in systems leveraging the ultra-low jitter of low-noise mode-locked lasers. Precise analytical models are derived and validated by detailed numerical simulations."}],"department":[{"_id":"58"},{"_id":"230"}],"user_id":"15931","_id":"24025","language":[{"iso":"eng"}],"related_material":{"link":[{"url":"https://www.osapublishing.org/oe/fulltext.cfm?uri=oe-28-13-18790&id=432511","relation":"confirmation"}]},"intvolume":"        28","citation":{"chicago":"Zazzi, Andrea, Juliana Müller, Sergiy Gudyriev, Pablo Marin-Palomo, Dengyang Fang, Christoph Scheytt, Christian Koos, and Jeremy Witzens. “Fundamental Limitations of Spectrally-Sliced Optically Enabled Data Converters Arising from MLL Timing Jitter.” <i>Opt. Express</i> 28 (2020). <a href=\"https://doi.org/10.1364/OE.382832\">https://doi.org/10.1364/OE.382832</a>.","ieee":"A. Zazzi <i>et al.</i>, “Fundamental limitations of spectrally-sliced optically enabled data converters arising from MLL timing jitter,” <i>Opt. Express</i>, vol. 28, 2020, doi: <a href=\"https://doi.org/10.1364/OE.382832\">10.1364/OE.382832</a>.","ama":"Zazzi A, Müller J, Gudyriev S, et al. Fundamental limitations of spectrally-sliced optically enabled data converters arising from MLL timing jitter. <i>Opt Express</i>. 2020;28. doi:<a href=\"https://doi.org/10.1364/OE.382832\">10.1364/OE.382832</a>","bibtex":"@article{Zazzi_Müller_Gudyriev_Marin-Palomo_Fang_Scheytt_Koos_Witzens_2020, title={Fundamental limitations of spectrally-sliced optically enabled data converters arising from MLL timing jitter}, volume={28}, DOI={<a href=\"https://doi.org/10.1364/OE.382832\">10.1364/OE.382832</a>}, journal={Opt. Express}, author={Zazzi, Andrea and Müller, Juliana and Gudyriev, Sergiy and Marin-Palomo, Pablo and Fang, Dengyang and Scheytt, Christoph and Koos, Christian and Witzens, Jeremy}, year={2020} }","short":"A. Zazzi, J. Müller, S. Gudyriev, P. Marin-Palomo, D. Fang, C. Scheytt, C. Koos, J. Witzens, Opt. Express 28 (2020).","mla":"Zazzi, Andrea, et al. “Fundamental Limitations of Spectrally-Sliced Optically Enabled Data Converters Arising from MLL Timing Jitter.” <i>Opt. Express</i>, vol. 28, 2020, doi:<a href=\"https://doi.org/10.1364/OE.382832\">10.1364/OE.382832</a>.","apa":"Zazzi, A., Müller, J., Gudyriev, S., Marin-Palomo, P., Fang, D., Scheytt, C., Koos, C., &#38; Witzens, J. (2020). Fundamental limitations of spectrally-sliced optically enabled data converters arising from MLL timing jitter. <i>Opt. Express</i>, <i>28</i>. <a href=\"https://doi.org/10.1364/OE.382832\">https://doi.org/10.1364/OE.382832</a>"},"year":"2020","volume":28,"date_created":"2021-09-09T11:50:17Z","author":[{"full_name":"Zazzi, Andrea","last_name":"Zazzi","first_name":"Andrea"},{"first_name":"Juliana","last_name":"Müller","full_name":"Müller, Juliana"},{"first_name":"Sergiy","full_name":"Gudyriev, Sergiy","last_name":"Gudyriev"},{"last_name":"Marin-Palomo","full_name":"Marin-Palomo, Pablo","first_name":"Pablo"},{"first_name":"Dengyang","full_name":"Fang, Dengyang","last_name":"Fang"},{"first_name":"Christoph","full_name":"Scheytt, Christoph","id":"37144","orcid":"https://orcid.org/0000-0002-5950-6618","last_name":"Scheytt"},{"full_name":"Koos, Christian","last_name":"Koos","first_name":"Christian"},{"last_name":"Witzens","full_name":"Witzens, Jeremy","first_name":"Jeremy"}],"date_updated":"2023-01-10T13:10:25Z","doi":"10.1364/OE.382832","title":"Fundamental limitations of spectrally-sliced optically enabled data converters arising from MLL timing jitter"},{"language":[{"iso":"eng"}],"_id":"24028","department":[{"_id":"58"},{"_id":"230"}],"user_id":"15931","abstract":[{"text":"A 28 Gbps NRZ bang-bang clock and data recovery (CDR) chip for 100G PSM4 is presented. It exhibits an adaptable loop filter transfer function with independently tunable proportional and integral parameters. This allows to optimize the jitter transfer, jitter tolerance, and locking range of the CDR according to system requirements. The CDR represents a key component for a single-chip 8-channel electronic-photonic PSM4 transceiver. A CDR chip was manufactured in a 0.25 μm monolithic photonic BiCMOS technology. The core chip area is 0.51 mm 2 and it dissipates 330 mW from 2.5 V and 3.3 V power supplies.","lang":"eng"}],"status":"public","publication":"2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)","type":"conference","title":"28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology","doi":"10.1109/SIRF46766.2020.9040190","date_updated":"2023-01-10T13:11:54Z","publisher":"IEEE","date_created":"2021-09-09T11:50:21Z","author":[{"first_name":"Mohammed","id":"47944","full_name":"Iftekhar, Mohammed","last_name":"Iftekhar"},{"last_name":"Gudyriev","full_name":"Gudyriev, Sergiy","first_name":"Sergiy"},{"first_name":"Christoph","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","id":"37144","full_name":"Scheytt, Christoph"}],"year":"2020","place":"San Antonio, TX, USA, USA","citation":{"apa":"Iftekhar, M., Gudyriev, S., &#38; Scheytt, C. (2020). 28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology. <i>2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)</i>. <a href=\"https://doi.org/10.1109/SIRF46766.2020.9040190\">https://doi.org/10.1109/SIRF46766.2020.9040190</a>","bibtex":"@inproceedings{Iftekhar_Gudyriev_Scheytt_2020, place={San Antonio, TX, USA, USA}, title={28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology}, DOI={<a href=\"https://doi.org/10.1109/SIRF46766.2020.9040190\">10.1109/SIRF46766.2020.9040190</a>}, booktitle={2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)}, publisher={IEEE}, author={Iftekhar, Mohammed and Gudyriev, Sergiy and Scheytt, Christoph}, year={2020} }","short":"M. Iftekhar, S. Gudyriev, C. Scheytt, in: 2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF), IEEE, San Antonio, TX, USA, USA, 2020.","mla":"Iftekhar, Mohammed, et al. “28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 Μm Photonic BiCMOS Technology.” <i>2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)</i>, IEEE, 2020, doi:<a href=\"https://doi.org/10.1109/SIRF46766.2020.9040190\">10.1109/SIRF46766.2020.9040190</a>.","ama":"Iftekhar M, Gudyriev S, Scheytt C. 28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology. In: <i>2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)</i>. IEEE; 2020. doi:<a href=\"https://doi.org/10.1109/SIRF46766.2020.9040190\">10.1109/SIRF46766.2020.9040190</a>","chicago":"Iftekhar, Mohammed, Sergiy Gudyriev, and Christoph Scheytt. “28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 Μm Photonic BiCMOS Technology.” In <i>2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)</i>. San Antonio, TX, USA, USA: IEEE, 2020. <a href=\"https://doi.org/10.1109/SIRF46766.2020.9040190\">https://doi.org/10.1109/SIRF46766.2020.9040190</a>.","ieee":"M. Iftekhar, S. Gudyriev, and C. Scheytt, “28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology,” 2020, doi: <a href=\"https://doi.org/10.1109/SIRF46766.2020.9040190\">10.1109/SIRF46766.2020.9040190</a>."},"related_material":{"link":[{"relation":"confirmation","url":"https://ieeexplore.ieee.org/document/9040190"}]}},{"department":[{"_id":"58"},{"_id":"230"}],"user_id":"15931","_id":"24024","language":[{"iso":"eng"}],"publication":"2020 Third International Workshop on Mobile Terahertz Systems (IWMTS)","type":"conference","status":"public","abstract":[{"lang":"eng","text":"Recently it has been demonstrated that an optoelectronic phase-locked loop (OEPLL) using a mode-locked laser as a reference oscillator achieves significantly lower phase noise than conventional electronic frequency synthesizers. In this paper a concept for an OEPLL-based frequency synthesizer is presented and it is investigated how it can be used as a local oscillator (LO) for THz transceivers in order to improve the signal quality in THz wireless communications. The concept of the OEPLL is presented and it's measured phase noise is compared to the phase noise of a laboratory-grade electronic frequency synthesizer. The measured phase noise spectra of both synthesizers at 10 GHz are then used to model LO phase noise at 320 GHz. Based on models of generic zero-IF transmit and receive frontends, THz signals with different modulation formats and Baud rates are simulated at system level using the modeled LO phase noise for the two LO approaches. Finally, the results are compared."}],"author":[{"first_name":"Christoph","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","id":"37144","full_name":"Scheytt, Christoph"},{"first_name":"Dominik","last_name":"Wrana","full_name":"Wrana, Dominik"},{"last_name":"Bahmanian","id":"69233","full_name":"Bahmanian, Meysam","first_name":"Meysam"},{"first_name":"Ingmar","full_name":"Kallfass, Ingmar","last_name":"Kallfass"}],"date_created":"2021-09-09T11:50:15Z","date_updated":"2023-01-11T07:18:47Z","doi":"10.1109/IWMTS49292.2020.9166347","conference":{"start_date":"2020.07.01","end_date":"2020.07.02","location":"Essen, Germany "},"title":"Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs","related_material":{"link":[{"url":"https://ieeexplore.ieee.org/document/9166347","relation":"confirmation"}]},"citation":{"mla":"Scheytt, Christoph, et al. “Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs.” <i>2020 Third International Workshop on Mobile Terahertz Systems (IWMTS)</i>, 2020, doi:<a href=\"https://doi.org/10.1109/IWMTS49292.2020.9166347\">10.1109/IWMTS49292.2020.9166347</a>.","bibtex":"@inproceedings{Scheytt_Wrana_Bahmanian_Kallfass_2020, title={Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs}, DOI={<a href=\"https://doi.org/10.1109/IWMTS49292.2020.9166347\">10.1109/IWMTS49292.2020.9166347</a>}, booktitle={2020 Third International Workshop on Mobile Terahertz Systems (IWMTS)}, author={Scheytt, Christoph and Wrana, Dominik and Bahmanian, Meysam and Kallfass, Ingmar}, year={2020} }","short":"C. Scheytt, D. Wrana, M. Bahmanian, I. Kallfass, in: 2020 Third International Workshop on Mobile Terahertz Systems (IWMTS), 2020.","apa":"Scheytt, C., Wrana, D., Bahmanian, M., &#38; Kallfass, I. (2020). Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs. <i>2020 Third International Workshop on Mobile Terahertz Systems (IWMTS)</i>. <a href=\"https://doi.org/10.1109/IWMTS49292.2020.9166347\">https://doi.org/10.1109/IWMTS49292.2020.9166347</a>","chicago":"Scheytt, Christoph, Dominik Wrana, Meysam Bahmanian, and Ingmar Kallfass. “Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs.” In <i>2020 Third International Workshop on Mobile Terahertz Systems (IWMTS)</i>, 2020. <a href=\"https://doi.org/10.1109/IWMTS49292.2020.9166347\">https://doi.org/10.1109/IWMTS49292.2020.9166347</a>.","ieee":"C. Scheytt, D. Wrana, M. Bahmanian, and I. Kallfass, “Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs,” Essen, Germany , 2020, doi: <a href=\"https://doi.org/10.1109/IWMTS49292.2020.9166347\">10.1109/IWMTS49292.2020.9166347</a>.","ama":"Scheytt C, Wrana D, Bahmanian M, Kallfass I. Ultra-Low Phase Noise Frequency Synthesis for THz Communications Using Optoelectronic PLLs. In: <i>2020 Third International Workshop on Mobile Terahertz Systems (IWMTS)</i>. ; 2020. doi:<a href=\"https://doi.org/10.1109/IWMTS49292.2020.9166347\">10.1109/IWMTS49292.2020.9166347</a>"},"year":"2020"},{"place":"Los Angeles, CA, USA, USA","year":"2020","citation":{"ama":"Bahmanian M, Fard S, Koppelmann B, Scheytt C. Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source. In: <i> 2020 IEEE/MTT-S International Microwave Symposium (IMS)</i>. IEEE; 2020. doi:<a href=\"https://doi.org/10.1109/IMS30576.2020.9224118\">10.1109/IMS30576.2020.9224118</a>","ieee":"M. Bahmanian, S. Fard, B. Koppelmann, and C. Scheytt, “Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source,” 2020, doi: <a href=\"https://doi.org/10.1109/IMS30576.2020.9224118\">10.1109/IMS30576.2020.9224118</a>.","chicago":"Bahmanian, Meysam, Saeed Fard, Bastian Koppelmann, and Christoph Scheytt. “Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source.” In <i> 2020 IEEE/MTT-S International Microwave Symposium (IMS)</i>. Los Angeles, CA, USA, USA: IEEE, 2020. <a href=\"https://doi.org/10.1109/IMS30576.2020.9224118\">https://doi.org/10.1109/IMS30576.2020.9224118</a>.","bibtex":"@inproceedings{Bahmanian_Fard_Koppelmann_Scheytt_2020, place={Los Angeles, CA, USA, USA}, title={Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source}, DOI={<a href=\"https://doi.org/10.1109/IMS30576.2020.9224118\">10.1109/IMS30576.2020.9224118</a>}, booktitle={ 2020 IEEE/MTT-S International Microwave Symposium (IMS)}, publisher={IEEE}, author={Bahmanian, Meysam and Fard, Saeed and Koppelmann, Bastian and Scheytt, Christoph}, year={2020} }","short":"M. Bahmanian, S. Fard, B. Koppelmann, C. Scheytt, in:  2020 IEEE/MTT-S International Microwave Symposium (IMS), IEEE, Los Angeles, CA, USA, USA, 2020.","mla":"Bahmanian, Meysam, et al. “Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source.” <i> 2020 IEEE/MTT-S International Microwave Symposium (IMS)</i>, IEEE, 2020, doi:<a href=\"https://doi.org/10.1109/IMS30576.2020.9224118\">10.1109/IMS30576.2020.9224118</a>.","apa":"Bahmanian, M., Fard, S., Koppelmann, B., &#38; Scheytt, C. (2020). Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source. <i> 2020 IEEE/MTT-S International Microwave Symposium (IMS)</i>. <a href=\"https://doi.org/10.1109/IMS30576.2020.9224118\">https://doi.org/10.1109/IMS30576.2020.9224118</a>"},"related_material":{"link":[{"url":"https://ieeexplore.ieee.org/document/9224118","relation":"confirmation"}]},"title":"Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source","doi":"10.1109/IMS30576.2020.9224118","conference":{"start_date":"2020.08.04","end_date":"2020.08.06"},"date_updated":"2023-02-01T08:37:34Z","publisher":"IEEE","author":[{"full_name":"Bahmanian, Meysam","id":"69233","last_name":"Bahmanian","first_name":"Meysam"},{"first_name":"Saeed","last_name":"Fard","full_name":"Fard, Saeed","id":"88494"},{"last_name":"Koppelmann","id":"25260","full_name":"Koppelmann, Bastian","first_name":"Bastian"},{"id":"37144","full_name":"Scheytt, Christoph","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","first_name":"Christoph"}],"date_created":"2021-09-09T11:50:14Z","abstract":[{"text":"This paper presents an ultra-wideband and ultra-low noise frequency synthesizer using a mode-locked laser as its reference. The frequency synthesizer can lock in the frequency range from 2 GHz to 20 GHz on any harmonic of a mode-locked laser optical pulse train. The integrated rms-jitter (1 kHz-100 MHz) of the synthesizer is less than 5 fs in the frequency range from 4 GHz to 20 GHz with a typical value of 4 fs and a minimum of 3 fs. This is the first reported wideband phase locked loop achieving sub-10 fs rms-jitter for offset frequencies larger than 1 kHz.","lang":"eng"}],"status":"public","publication":" 2020 IEEE/MTT-S International Microwave Symposium (IMS)","type":"conference","language":[{"iso":"eng"}],"_id":"24023","department":[{"_id":"58"},{"_id":"230"}],"user_id":"15931"},{"abstract":[{"text":"This paper presents a broadband track-and-hold amplifier (THA) based on switched-emitter-follower (SEF) topology. The THA exhibits both large- and small-signal bandwidth exeeding 60 GHz. It achieves an effective number of bits (ENOB) of 7 bit at 34 GHz input frequency and an ENOB of >5 bit over the whole input frequency bandwidth at sampling rate of 10 GS/s. Much higher sampling rates are possible but lead to somewhat worse performance. The chip was fabricated in a 130 nm SiGe BiCMOS technology from IHP (SG13G2). It draws 78 mA from a -4.8 V supply voltage, dissipating 375 mW.","lang":"eng"}],"status":"public","publication":"2020 IEEE International Symposium on Circuits and Systems (ISCAS)","type":"conference","language":[{"iso":"eng"}],"_id":"24021","department":[{"_id":"58"}],"user_id":"44271","year":"2020","place":"Sevilla, Spain","citation":{"mla":"Wu, Liang, et al. “Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 Nm SiGe BiCMOS Technology.” <i>2020 IEEE International Symposium on Circuits and Systems (ISCAS)</i>, IEEE, 2020, doi:<a href=\"https://doi.org/10.1109/ISCAS45731.2020.9180947\">10.1109/ISCAS45731.2020.9180947</a>.","short":"L. Wu, M. Weizel, C. Scheytt, in: 2020 IEEE International Symposium on Circuits and Systems (ISCAS), IEEE, Sevilla, Spain, 2020.","bibtex":"@inproceedings{Wu_Weizel_Scheytt_2020, place={Sevilla, Spain}, title={Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology}, DOI={<a href=\"https://doi.org/10.1109/ISCAS45731.2020.9180947\">10.1109/ISCAS45731.2020.9180947</a>}, booktitle={2020 IEEE International Symposium on Circuits and Systems (ISCAS)}, publisher={IEEE}, author={Wu, Liang and Weizel, Maxim and Scheytt, Christoph}, year={2020} }","apa":"Wu, L., Weizel, M., &#38; Scheytt, C. (2020). Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology. <i>2020 IEEE International Symposium on Circuits and Systems (ISCAS)</i>. <a href=\"https://doi.org/10.1109/ISCAS45731.2020.9180947\">https://doi.org/10.1109/ISCAS45731.2020.9180947</a>","ieee":"L. Wu, M. Weizel, and C. Scheytt, “Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology,” 2020, doi: <a href=\"https://doi.org/10.1109/ISCAS45731.2020.9180947\">10.1109/ISCAS45731.2020.9180947</a>.","chicago":"Wu, Liang, Maxim Weizel, and Christoph Scheytt. “Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 Nm SiGe BiCMOS Technology.” In <i>2020 IEEE International Symposium on Circuits and Systems (ISCAS)</i>. Sevilla, Spain: IEEE, 2020. <a href=\"https://doi.org/10.1109/ISCAS45731.2020.9180947\">https://doi.org/10.1109/ISCAS45731.2020.9180947</a>.","ama":"Wu L, Weizel M, Scheytt C. Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology. In: <i>2020 IEEE International Symposium on Circuits and Systems (ISCAS)</i>. IEEE; 2020. doi:<a href=\"https://doi.org/10.1109/ISCAS45731.2020.9180947\">10.1109/ISCAS45731.2020.9180947</a>"},"publication_identifier":{"isbn":["978-1-7281-3320-1"],"issn":["2158-1525 "]},"title":"Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology","conference":{"start_date":"2020.10.12","end_date":"2020.10.14"},"doi":"10.1109/ISCAS45731.2020.9180947","date_updated":"2025-02-13T12:08:28Z","publisher":"IEEE","date_created":"2021-09-09T11:50:12Z","author":[{"full_name":"Wu, Liang","id":"30401","last_name":"Wu","first_name":"Liang"},{"full_name":"Weizel, Maxim","id":"44271","orcid":"https://orcid.org/0000-0003-2699-9839","last_name":"Weizel","first_name":"Maxim"},{"last_name":"Scheytt","orcid":"0000-0002-5950-6618 ","full_name":"Scheytt, Christoph","id":"37144","first_name":"Christoph"}]},{"year":"2020","page":"1-1","citation":{"apa":"Haddadian, S., &#38; Scheytt, C. (2020). Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to be Used with Compact MIMO Readers. <i>IEEE Journal of Radio Frequency Identification</i>, 1–1. <a href=\"https://doi.org/10.1109/JRFID.2020.3009741\">https://doi.org/10.1109/JRFID.2020.3009741</a>","mla":"Haddadian, Sanaz, and Christoph Scheytt. “Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to Be Used with Compact MIMO Readers.” <i>IEEE Journal of Radio Frequency Identification</i>, 2020, pp. 1–1, doi:<a href=\"https://doi.org/10.1109/JRFID.2020.3009741\">10.1109/JRFID.2020.3009741</a>.","bibtex":"@article{Haddadian_Scheytt_2020, title={Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to be Used with Compact MIMO Readers}, DOI={<a href=\"https://doi.org/10.1109/JRFID.2020.3009741\">10.1109/JRFID.2020.3009741</a>}, journal={IEEE Journal of Radio Frequency Identification}, author={Haddadian, Sanaz and Scheytt, Christoph}, year={2020}, pages={1–1} }","short":"S. Haddadian, C. Scheytt, IEEE Journal of Radio Frequency Identification (2020) 1–1.","chicago":"Haddadian, Sanaz, and Christoph Scheytt. “Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to Be Used with Compact MIMO Readers.” <i>IEEE Journal of Radio Frequency Identification</i>, 2020, 1–1. <a href=\"https://doi.org/10.1109/JRFID.2020.3009741\">https://doi.org/10.1109/JRFID.2020.3009741</a>.","ieee":"S. Haddadian and C. Scheytt, “Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to be Used with Compact MIMO Readers,” <i>IEEE Journal of Radio Frequency Identification</i>, pp. 1–1, 2020, doi: <a href=\"https://doi.org/10.1109/JRFID.2020.3009741\">10.1109/JRFID.2020.3009741</a>.","ama":"Haddadian S, Scheytt C. Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to be Used with Compact MIMO Readers. <i>IEEE Journal of Radio Frequency Identification</i>. Published online 2020:1-1. doi:<a href=\"https://doi.org/10.1109/JRFID.2020.3009741\">10.1109/JRFID.2020.3009741</a>"},"date_updated":"2025-02-13T14:33:24Z","date_created":"2021-09-09T11:50:22Z","author":[{"last_name":"Haddadian","full_name":"Haddadian, Sanaz","id":"59648","first_name":"Sanaz"},{"first_name":"Christoph","id":"37144","full_name":"Scheytt, Christoph","last_name":"Scheytt","orcid":"0000-0002-5950-6618 "}],"title":"Analysis, Design and Implementation of a Fully Integrated Analog Front-End for Microwave RFIDs at 5.8 GHz to be Used with Compact MIMO Readers","doi":"10.1109/JRFID.2020.3009741","publication":"IEEE Journal of Radio Frequency Identification","type":"journal_article","abstract":[{"text":"In this paper we present the system and circuit level analysis and feasibility study of applying microwave Radio Frequency Identification (RFID) systems with multipleinput multiple-output (MIMO) reader technology for tracking machining tools in multipath fading conditions of production environments. In the proposed system the MIMO reader interrogates single-antenna tags, and a high RFID frequency of 5.8 GHz is chosen to reduce the size of the reader's antenna array. According to the requirements dictated by the performed system analysis at 5.8 GHz, a low power fully integrated analog frontend (AFE) is designed and fabricated in a standard 65-nm CMOS technology for low power passive transponders. Performance of the Differential Drive Rectifier (DDR) topology as the core of the energy harvesting unit is investigated in detail. A multi-stage DDR power scavenging unit is dimensioned to provide a 1.2 V rectified voltage for 20-30 kQ load range, with a high power conversion efficiency (PCE) for high frequency and low input power level signals. The rectified voltage is then converted to a 1 V regulated voltage for the AFE and the baseband processor with 30 to 50 μW of estimated power consumption. Transistors with standard threshold voltage (VT) have been used for implementation. Measurements of the fabricated multi-stage configuration of the circuit show a maximum PCE of 68.8% at -12.46 dBm, and an input quality factor (Q-factor) of approximately 10. Amplitude-shift keying (ASK) demodulator and backscattering modulator with 80% modulation index, operating according to EPC-C1G2 protocol are applied for data transfer. The AFE consumes less than 1 μW in the reading mode. The AFE tag chip is 0.55 × 0.58 mm 2 .","lang":"eng"}],"status":"public","_id":"24029","department":[{"_id":"58"}],"user_id":"59648","language":[{"iso":"eng"}]},{"citation":{"short":"S. Kruse, C. Kress, C. Scheytt, H.G. Kurz, T. Schneider, in: GeMiC 2020 - German Microwave Conference, Cottbus, Germany, 2020.","bibtex":"@inproceedings{Kruse_Kress_Scheytt_Kurz_Schneider_2020, place={Cottbus, Germany}, title={Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path}, booktitle={GeMiC 2020 - German Microwave Conference}, author={Kruse, Stephan and Kress, Christian and Scheytt, Christoph and Kurz, Heiko G. and Schneider, Thomas}, year={2020} }","mla":"Kruse, Stephan, et al. “Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path.” <i>GeMiC 2020 - German Microwave Conference</i>, 2020.","apa":"Kruse, S., Kress, C., Scheytt, C., Kurz, H. G., &#38; Schneider, T. (2020). Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path. <i>GeMiC 2020 - German Microwave Conference</i>.","ama":"Kruse S, Kress C, Scheytt C, Kurz HG, Schneider T. Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path. In: <i>GeMiC 2020 - German Microwave Conference</i>. ; 2020.","chicago":"Kruse, Stephan, Christian Kress, Christoph Scheytt, Heiko G. Kurz, and Thomas Schneider. “Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path.” In <i>GeMiC 2020 - German Microwave Conference</i>. Cottbus, Germany, 2020.","ieee":"S. Kruse, C. Kress, C. Scheytt, H. G. Kurz, and T. Schneider, “Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path,” 2020."},"place":"Cottbus, Germany","year":"2020","related_material":{"link":[{"relation":"research_paper","url":"https://ieeexplore.ieee.org/document/9080232"}]},"title":"Analysis and Simulation of a Wireless Phased Array System with Optical Carrier Distribution and an Optical IQ Return Path","author":[{"last_name":"Kruse","id":"38254","full_name":"Kruse, Stephan","first_name":"Stephan"},{"first_name":"Christian","last_name":"Kress","full_name":"Kress, Christian","id":"13256"},{"orcid":"https://orcid.org/0000-0002-5950-6618","last_name":"Scheytt","id":"37144","full_name":"Scheytt, Christoph","first_name":"Christoph"},{"first_name":"Heiko G.","last_name":"Kurz","full_name":"Kurz, Heiko G."},{"first_name":"Thomas","full_name":"Schneider, Thomas","last_name":"Schneider"}],"date_created":"2021-09-09T11:50:18Z","date_updated":"2025-02-25T06:02:48Z","status":"public","abstract":[{"lang":"eng","text":"In this paper we present a new system concept for an optoelectronic wireless phased array system. Like in a conventional phased array system with optical carrier distribution, optical fibers are used to distribute the carrier from the basestation to the wireless frontends. However in contrast to prior concepts, we propose to use an optical IQ return path from the wireless frontends back to the basestation. Furthermore, we reuse the optical carrier signal for the IQ return path which allows to avoid local oscillator lasers in the wireless frontends and reduces the hardware effort significantly. The system concept allows to integrate all components of an optoelectronic wireless frontend in a single chip using silicon photonics technology."}],"publication":"GeMiC 2020 - German Microwave Conference","type":"conference","language":[{"iso":"eng"}],"department":[{"_id":"58"},{"_id":"230"}],"user_id":"38254","_id":"24026"},{"year":"2020","page":"1-6","citation":{"ieee":"M. Weizel, F. X. Kaertner, J. Witzens, and J. C. Scheytt, “Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler,” in <i>Photonic Networks; 21th ITG-Symposium</i>, Online, 2020, pp. 1–6.","chicago":"Weizel, Maxim, Franz X. Kaertner, Jeremy Witzens, and J. Christoph Scheytt. “Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler.” In <i>Photonic Networks; 21th ITG-Symposium</i>, 1–6. VDE, 2020.","ama":"Weizel M, Kaertner FX, Witzens J, Scheytt JC. Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler. In: <i>Photonic Networks; 21th ITG-Symposium</i>. VDE; 2020:1-6.","mla":"Weizel, Maxim, et al. “Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler.” <i>Photonic Networks; 21th ITG-Symposium</i>, VDE, 2020, pp. 1–6.","short":"M. Weizel, F.X. Kaertner, J. Witzens, J.C. Scheytt, in: Photonic Networks; 21th ITG-Symposium, VDE, 2020, pp. 1–6.","bibtex":"@inproceedings{Weizel_Kaertner_Witzens_Scheytt_2020, title={Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler}, booktitle={Photonic Networks; 21th ITG-Symposium}, publisher={VDE}, author={Weizel, Maxim and Kaertner, Franz X. and Witzens, Jeremy and Scheytt, J. Christoph}, year={2020}, pages={1–6} }","apa":"Weizel, M., Kaertner, F. X., Witzens, J., &#38; Scheytt, J. C. (2020). Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler. <i>Photonic Networks; 21th ITG-Symposium</i>, 1–6."},"publication_identifier":{"unknown":["978-3-8007-5423-6"]},"title":"Photonic Analog-to-Digital-Converters – Comparison of a MZM-Sampler with an Optoelectronic Switched-Emitter-Follower Sampler","conference":{"location":"Online"},"main_file_link":[{"url":"https://ieeexplore.ieee.org/abstract/document/9273765"}],"date_updated":"2025-10-30T09:15:26Z","publisher":"VDE","author":[{"last_name":"Weizel","orcid":"https://orcid.org/0000-0003-2699-9839","id":"44271","full_name":"Weizel, Maxim","first_name":"Maxim"},{"last_name":"Kaertner","full_name":"Kaertner, Franz X.","first_name":"Franz X."},{"first_name":"Jeremy","full_name":"Witzens, Jeremy","last_name":"Witzens"},{"full_name":"Scheytt, J. Christoph","id":"37144","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","first_name":"J. Christoph"}],"date_created":"2021-08-24T08:57:50Z","status":"public","publication":"Photonic Networks; 21th ITG-Symposium","type":"conference","language":[{"iso":"eng"}],"_id":"23479","project":[{"_id":"303","name":"SPP 2111; TP: Ultrabreitbandiger Photonisch-Elektronischer Analog-Digital-Wandler (PACE) - Phase 2"},{"name":"FOR 2863: Metrologie für die THz Kommunikation (Meteracom)","_id":"298"}],"department":[{"_id":"58"},{"_id":"230"}],"user_id":"44271"},{"abstract":[{"lang":"eng","text":"We overview the 3-year Meteracom project which\r\nwill provide traceability to the SI for THz communication\r\nmeasurement parameters. The key objectives are to develop new\r\nmetrological methods to characterize the measurement systems,\r\nsystem components and propagation channels. The final\r\nobjective is to develop metrology for functionality and signal\r\nintegrity of THz communication systems; particularly device\r\ndiscovery and beam tracking, determination of physical layer\r\nparameters for digital transmission and real-time performance\r\nevaluation."}],"status":"public","type":"conference","publication":"Proc. 43-nd Meeting of the Wireless World Research Forum (WWRF)\",","language":[{"iso":"eng"}],"_id":"24053","user_id":"15931","department":[{"_id":"58"}],"place":"London, England","year":"2019","citation":{"apa":"Humphreys, D., Berekovic, M., Kallfass, I., Scheytt, C., Kuerner, T., Jukan, A., Schneider, T., Kleine-Ostmann, T., Koch, M., &#38; Thomae, R. (2019). An overview of the Meteracom Project. <i>Proc. 43-Nd Meeting of the Wireless World Research Forum (WWRF)\",</i>.","short":"D. Humphreys, M. Berekovic, I. Kallfass, C. Scheytt, T. Kuerner, A. Jukan, T. Schneider, T. Kleine-Ostmann, M. Koch, R. Thomae, in: Proc. 43-Nd Meeting of the Wireless World Research Forum (WWRF)\", London, England, 2019.","mla":"Humphreys, David, et al. “An Overview of the Meteracom Project.” <i>Proc. 43-Nd Meeting of the Wireless World Research Forum (WWRF)\",</i> 2019.","bibtex":"@inproceedings{Humphreys_Berekovic_Kallfass_Scheytt_Kuerner_Jukan_Schneider_Kleine-Ostmann_Koch_Thomae_2019, place={London, England}, title={An overview of the Meteracom Project}, booktitle={Proc. 43-nd Meeting of the Wireless World Research Forum (WWRF)\",}, author={Humphreys, David and Berekovic, Mladen and Kallfass, Ingmar and Scheytt, Christoph and Kuerner, Thomas and Jukan, Admela and Schneider, Thomas and Kleine-Ostmann, Thomas and Koch, Martin and Thomae, Reiner}, year={2019} }","chicago":"Humphreys, David, Mladen Berekovic, Ingmar Kallfass, Christoph Scheytt, Thomas Kuerner, Admela Jukan, Thomas Schneider, Thomas Kleine-Ostmann, Martin Koch, and Reiner Thomae. “An Overview of the Meteracom Project.” In <i>Proc. 43-Nd Meeting of the Wireless World Research Forum (WWRF)\",</i>. London, England, 2019.","ieee":"D. Humphreys <i>et al.</i>, “An overview of the Meteracom Project,” 2019.","ama":"Humphreys D, Berekovic M, Kallfass I, et al. An overview of the Meteracom Project. In: <i>Proc. 43-Nd Meeting of the Wireless World Research Forum (WWRF)\",</i>. ; 2019."},"related_material":{"link":[{"relation":"confirmation","url":"https://www.wwrf.ch/files/content%20wwrf/meetings/past%20events/wwrf43/presentations%20wwrf43/Metaracom%20Project.pdf"}]},"title":"An overview of the Meteracom Project","date_updated":"2022-01-06T06:56:06Z","author":[{"first_name":"David","last_name":"Humphreys","full_name":"Humphreys, David"},{"last_name":"Berekovic","full_name":"Berekovic, Mladen","first_name":"Mladen"},{"last_name":"Kallfass","full_name":"Kallfass, Ingmar","first_name":"Ingmar"},{"first_name":"Christoph","last_name":"Scheytt","id":"37144","full_name":"Scheytt, Christoph"},{"first_name":"Thomas","last_name":"Kuerner","full_name":"Kuerner, Thomas"},{"first_name":"Admela","full_name":"Jukan, Admela","last_name":"Jukan"},{"first_name":"Thomas","last_name":"Schneider","full_name":"Schneider, Thomas"},{"full_name":"Kleine-Ostmann, Thomas","last_name":"Kleine-Ostmann","first_name":"Thomas"},{"first_name":"Martin","full_name":"Koch, Martin","last_name":"Koch"},{"full_name":"Thomae, Reiner","last_name":"Thomae","first_name":"Reiner"}],"date_created":"2021-09-09T12:26:07Z"},{"publication":"29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)","type":"conference","abstract":[{"text":"Embedded systems require a high energy efficiency in combination with an optimized performance. As such, Bit Manipulation Instructions (BMIs) were introduced for x86 and ARMv8 to improve the runtime efficiency and power dissipation of the compiled software for various applications. Though the RISC-V platform is meanwhile widely accepted for embedded systems application, its instruction set architecture (ISA) currently still supports only two basic BMIs.We introduce ten advanced BMIs for the RISC-V ISA and implemented them on Berkeley's Rocket CPU [1], which we synthesized for the Artix-7 FPGA and the TSMC 65nm cell library. Our RISC-V BMI definitions are based on an analysis and combination of existing x86 and ARMv8 BMIs. Our Rocket CPU hardware extensions show that RISC-V BMI extensions have no negative impact on the critical path of the execution pipeline. Our software evaluations show that we can, for example, expect a significant impact for time and power consuming cryptographic applications.","lang":"eng"}],"status":"public","_id":"24058","department":[{"_id":"58"}],"user_id":"15931","language":[{"iso":"eng"}],"related_material":{"link":[{"url":"https://ieeexplore.ieee.org/document/8862170","relation":"confirmation"}]},"year":"2019","place":"Rhodos, Griechenland","citation":{"bibtex":"@inproceedings{Koppelmann_Adelt_Müller_Scheytt_2019, place={Rhodos, Griechenland}, title={RISC-V Extensions for Bit Manipulation Instructions}, DOI={<a href=\"https://doi.org/10.1109/PATMOS.2019.8862170\">10.1109/PATMOS.2019.8862170</a>}, booktitle={29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)}, author={Koppelmann, Bastian and Adelt, Peer and Müller, Wolfgang and Scheytt, Christoph}, year={2019} }","short":"B. Koppelmann, P. Adelt, W. Müller, C. Scheytt, in: 29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS), Rhodos, Griechenland, 2019.","mla":"Koppelmann, Bastian, et al. “RISC-V Extensions for Bit Manipulation Instructions.” <i>29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)</i>, 2019, doi:<a href=\"https://doi.org/10.1109/PATMOS.2019.8862170\">10.1109/PATMOS.2019.8862170</a>.","apa":"Koppelmann, B., Adelt, P., Müller, W., &#38; Scheytt, C. (2019). RISC-V Extensions for Bit Manipulation Instructions. <i>29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)</i>. <a href=\"https://doi.org/10.1109/PATMOS.2019.8862170\">https://doi.org/10.1109/PATMOS.2019.8862170</a>","ieee":"B. Koppelmann, P. Adelt, W. Müller, and C. Scheytt, “RISC-V Extensions for Bit Manipulation Instructions,” 2019, doi: <a href=\"https://doi.org/10.1109/PATMOS.2019.8862170\">10.1109/PATMOS.2019.8862170</a>.","chicago":"Koppelmann, Bastian, Peer Adelt, Wolfgang Müller, and Christoph Scheytt. “RISC-V Extensions for Bit Manipulation Instructions.” In <i>29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)</i>. Rhodos, Griechenland, 2019. <a href=\"https://doi.org/10.1109/PATMOS.2019.8862170\">https://doi.org/10.1109/PATMOS.2019.8862170</a>.","ama":"Koppelmann B, Adelt P, Müller W, Scheytt C. RISC-V Extensions for Bit Manipulation Instructions. In: <i>29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)</i>. ; 2019. doi:<a href=\"https://doi.org/10.1109/PATMOS.2019.8862170\">10.1109/PATMOS.2019.8862170</a>"},"date_updated":"2022-01-06T06:56:06Z","date_created":"2021-09-09T12:26:14Z","author":[{"first_name":"Bastian","full_name":"Koppelmann, Bastian","id":"25260","last_name":"Koppelmann"},{"first_name":"Peer","id":"5603","full_name":"Adelt, Peer","last_name":"Adelt"},{"first_name":"Wolfgang","id":"16243","full_name":"Müller, Wolfgang","last_name":"Müller"},{"first_name":"Christoph","full_name":"Scheytt, Christoph","id":"37144","last_name":"Scheytt"}],"title":"RISC-V Extensions for Bit Manipulation Instructions","conference":{"start_date":"2019.07.01","end_date":"2019.07.03"},"doi":"10.1109/PATMOS.2019.8862170"},{"citation":{"mla":"Adelt, Peer, et al. “Analyse Sicherheitskritischer Software Für RISC-V Prozessoren.” <i>MBMV 2019-22.Workshop Methoden Und Beschreibungssprachen Zur Modellierung Und Verifikation von Schaltungen Und Systemen (MBMV 2019)</i>, 2019.","short":"P. Adelt, B. Koppelmann, W. Müller, C. Scheytt, in: MBMV 2019-22.Workshop Methoden Und Beschreibungssprachen Zur Modellierung Und Verifikation von Schaltungen Und Systemen (MBMV 2019), Kaiserslautern, DE, 2019.","bibtex":"@inproceedings{Adelt_Koppelmann_Müller_Scheytt_2019, place={Kaiserslautern, DE}, title={Analyse sicherheitskritischer Software für RISC-V Prozessoren}, booktitle={MBMV 2019-22.Workshop Methoden und Beschreibungssprachen zur Modellierung und Verifikation von Schaltungen und Systemen (MBMV 2019)}, author={Adelt, Peer and Koppelmann, Bastian and Müller, Wolfgang and Scheytt, Christoph}, year={2019} }","apa":"Adelt, P., Koppelmann, B., Müller, W., &#38; Scheytt, C. (2019). Analyse sicherheitskritischer Software für RISC-V Prozessoren. <i>MBMV 2019-22.Workshop Methoden Und Beschreibungssprachen Zur Modellierung Und Verifikation von Schaltungen Und Systemen (MBMV 2019)</i>.","ama":"Adelt P, Koppelmann B, Müller W, Scheytt C. Analyse sicherheitskritischer Software für RISC-V Prozessoren. In: <i>MBMV 2019-22.Workshop Methoden Und Beschreibungssprachen Zur Modellierung Und Verifikation von Schaltungen Und Systemen (MBMV 2019)</i>. ; 2019.","ieee":"P. Adelt, B. Koppelmann, W. Müller, and C. Scheytt, “Analyse sicherheitskritischer Software für RISC-V Prozessoren,” 2019.","chicago":"Adelt, Peer, Bastian Koppelmann, Wolfgang Müller, and Christoph Scheytt. “Analyse Sicherheitskritischer Software Für RISC-V Prozessoren.” In <i>MBMV 2019-22.Workshop Methoden Und Beschreibungssprachen Zur Modellierung Und Verifikation von Schaltungen Und Systemen (MBMV 2019)</i>. Kaiserslautern, DE, 2019."},"year":"2019","place":"Kaiserslautern, DE","related_material":{"link":[{"url":"https://www.vde-verlag.de/proceedings-de/454945007.html","relation":"confirmation"}]},"publication_identifier":{"isbn":["978-3-8007-4945-4"]},"conference":{"start_date":"2019.04.08","end_date":"2019.04.08"},"title":"Analyse sicherheitskritischer Software für RISC-V Prozessoren","date_created":"2021-09-09T12:26:16Z","author":[{"first_name":"Peer","id":"5603","full_name":"Adelt, Peer","last_name":"Adelt"},{"first_name":"Bastian","last_name":"Koppelmann","id":"25260","full_name":"Koppelmann, Bastian"},{"last_name":"Müller","id":"16243","full_name":"Müller, Wolfgang","first_name":"Wolfgang"},{"last_name":"Scheytt","full_name":"Scheytt, Christoph","id":"37144","first_name":"Christoph"}],"date_updated":"2022-01-06T06:56:06Z","status":"public","abstract":[{"text":"In diesem Artikel stellen wir eine Methode zur nicht-invasiven dynamischen Speicher- und IO-Analyse mit QEMU für sicherheitskritische eingebettete Software für die RISC-V Befehlssatzarchitektur vor. Die Implementierung basiert auf einer Erweiterung des Tiny Code Generator (TCG) des quelloffenen CPU-Emulators QEMU um die dynamische Identifikation von Zugriffen auf Datenspeicher sowie auf an die CPU angeschlossene IO-Geräte. Wir demonstrieren die Funktionalität der Methode anhand eines Versuchsaufbaus, bei dem eine Schließsystemkontrolle mittels serieller UART-Schnittstelle an einen RISC-V-Prozessor angebunden ist. Dieses Szenario zeigt, dass ein unberechtigter Zugriff auf die UART-Schnittstelle frühzeitig aufgedeckt und ein Angriff auf eine Zugangskontrolle somit endeckt werden kann. ","lang":"ger"}],"publication":"MBMV 2019-22.Workshop Methoden und Beschreibungssprachen zur Modellierung und Verifikation von Schaltungen und Systemen (MBMV 2019)","type":"conference","language":[{"iso":"eng"}],"department":[{"_id":"58"}],"user_id":"15931","_id":"24060"},{"citation":{"ieee":"P. Adelt, B. Koppelmann, W. Müller, C. Scheytt, and B. Driessen, “QEMU for Dynamic Memory Analysis of Security Sensitive Software,” in <i> 2nd International Workshop on Embedded Software for Industrial IoT in conjunction with DATE 2019</i>, 2019, pp. 32–34.","chicago":"Adelt, Peer, Bastian Koppelmann, Wolfgang Müller, Christoph Scheytt, and Benedikt Driessen. “QEMU for Dynamic Memory Analysis of Security Sensitive Software.” In <i> 2nd International Workshop on Embedded Software for Industrial IoT in Conjunction with DATE 2019</i>, 32–34. Florence, Italy, 2019.","ama":"Adelt P, Koppelmann B, Müller W, Scheytt C, Driessen B. QEMU for Dynamic Memory Analysis of Security Sensitive Software. In: <i> 2nd International Workshop on Embedded Software for Industrial IoT in Conjunction with DATE 2019</i>. ; 2019:32-34.","mla":"Adelt, Peer, et al. “QEMU for Dynamic Memory Analysis of Security Sensitive Software.” <i> 2nd International Workshop on Embedded Software for Industrial IoT in Conjunction with DATE 2019</i>, 2019, pp. 32–34.","short":"P. Adelt, B. Koppelmann, W. Müller, C. Scheytt, B. Driessen, in:  2nd International Workshop on Embedded Software for Industrial IoT in Conjunction with DATE 2019, Florence, Italy, 2019, pp. 32–34.","bibtex":"@inproceedings{Adelt_Koppelmann_Müller_Scheytt_Driessen_2019, place={Florence, Italy}, title={QEMU for Dynamic Memory Analysis of Security Sensitive Software}, booktitle={ 2nd International Workshop on Embedded Software for Industrial IoT in conjunction with DATE 2019}, author={Adelt, Peer and Koppelmann, Bastian and Müller, Wolfgang and Scheytt, Christoph and Driessen, Benedikt}, year={2019}, pages={32–34} }","apa":"Adelt, P., Koppelmann, B., Müller, W., Scheytt, C., &#38; Driessen, B. (2019). QEMU for Dynamic Memory Analysis of Security Sensitive Software. <i> 2nd International Workshop on Embedded Software for Industrial IoT in Conjunction with DATE 2019</i>, 32–34."},"page":"32-34","place":"Florence, Italy","year":"2019","related_material":{"link":[{"url":"https://www.researchgate.net/publication/334258953_QEMU_for_Dynamic_Memory_Analysis_of_Security_Sensitive_Software","relation":"confirmation"}]},"title":"QEMU for Dynamic Memory Analysis of Security Sensitive Software","author":[{"full_name":"Adelt, Peer","id":"5603","last_name":"Adelt","first_name":"Peer"},{"first_name":"Bastian","last_name":"Koppelmann","id":"25260","full_name":"Koppelmann, Bastian"},{"full_name":"Müller, Wolfgang","id":"16243","last_name":"Müller","first_name":"Wolfgang"},{"first_name":"Christoph","full_name":"Scheytt, Christoph","id":"37144","last_name":"Scheytt"},{"last_name":"Driessen","full_name":"Driessen, Benedikt","first_name":"Benedikt"}],"date_created":"2021-09-09T12:26:18Z","date_updated":"2022-01-06T06:56:06Z","status":"public","type":"conference","publication":" 2nd International Workshop on Embedded Software for Industrial IoT in conjunction with DATE 2019","language":[{"iso":"eng"}],"user_id":"15931","department":[{"_id":"58"}],"_id":"24061"},{"title":"QEMU Support for RISC-V: Current State and Future Releases","author":[{"first_name":"Peer","last_name":"Adelt","full_name":"Adelt, Peer","id":"5603"},{"last_name":"Koppelmann","full_name":"Koppelmann, Bastian","id":"25260","first_name":"Bastian"},{"first_name":"Wolfgang","id":"16243","full_name":"Müller, Wolfgang","last_name":"Müller"},{"first_name":"Christoph","last_name":"Scheytt","id":"37144","full_name":"Scheytt, Christoph"}],"date_created":"2021-09-09T12:26:20Z","volume":"(Presentation)","date_updated":"2022-01-06T06:56:06Z","citation":{"ama":"Adelt P, Koppelmann B, Müller W, Scheytt C. QEMU Support for RISC-V: Current State and Future Releases. <i>2nd International Workshop on RISC-V Research Activities</i>. 2019;(Presentation).","ieee":"P. Adelt, B. Koppelmann, W. Müller, and C. Scheytt, “QEMU Support for RISC-V: Current State and Future Releases,” <i>2nd International Workshop on RISC-V Research Activities</i>, vol. (Presentation), 2019.","chicago":"Adelt, Peer, Bastian Koppelmann, Wolfgang Müller, and Christoph Scheytt. “QEMU Support for RISC-V: Current State and Future Releases.” <i>2nd International Workshop on RISC-V Research Activities</i> (Presentation) (2019).","apa":"Adelt, P., Koppelmann, B., Müller, W., &#38; Scheytt, C. (2019). QEMU Support for RISC-V: Current State and Future Releases. <i>2nd International Workshop on RISC-V Research Activities</i>, <i>(Presentation)</i>.","short":"P. Adelt, B. Koppelmann, W. Müller, C. Scheytt, 2nd International Workshop on RISC-V Research Activities (Presentation) (2019).","bibtex":"@article{Adelt_Koppelmann_Müller_Scheytt_2019, title={QEMU Support for RISC-V: Current State and Future Releases}, volume={(Presentation)}, journal={2nd International Workshop on RISC-V Research Activities}, author={Adelt, Peer and Koppelmann, Bastian and Müller, Wolfgang and Scheytt, Christoph}, year={2019} }","mla":"Adelt, Peer, et al. “QEMU Support for RISC-V: Current State and Future Releases.” <i>2nd International Workshop on RISC-V Research Activities</i>, vol. (Presentation), 2019."},"year":"2019","related_material":{"link":[{"relation":"confirmation","url":"https://www.edacentrum.de/veranstaltungen/risc-v/2019/programm"}]},"language":[{"iso":"eng"}],"user_id":"15931","department":[{"_id":"58"}],"_id":"24063","status":"public","abstract":[{"text":"It its current Version 3.1.0 QEMU supports RISC-V RV32GC and RV64GC software emulation in user and full system mode. We will first give an overview of the current state of the QEMU RISC-V implementation. Thereafter, we will present the DecodeTree tool, which will be available with the next QEMU release. DecodeTree is a code generator included in QEMU that can generate the program logic for extracting and decoding opcodes and operands from a formal instruction list of the target architecture. This enables the structured implementation of just-in-time compilations to guarantee that the QEMU implementation meets the ISA specification. As such, we completely replaced the existing RISC-V RV32GC and RV64GC implementations by DecodeTree generations in the next official QEMU release, which is expected in spring 2019. We will demonstrate the DecodeTree applications by the example of RISC-V ISA subset configurations.","lang":"eng"}],"type":"journal_article","publication":"2nd International Workshop on RISC-V Research Activities"},{"date_updated":"2022-01-31T15:17:38Z","author":[{"last_name":"Bahmanian","id":"69233","full_name":"Bahmanian, Meysam","first_name":"Meysam"},{"full_name":"Tiedau, Johannes","last_name":"Tiedau","first_name":"Johannes"},{"first_name":"Christine","last_name":"Silberhorn","id":"26263","full_name":"Silberhorn, Christine"},{"first_name":"Christoph","last_name":"Scheytt","id":"37144","full_name":"Scheytt, Christoph"}],"date_created":"2021-09-09T12:26:10Z","title":"Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference","doi":"10.1109/MWP.2019.8892046","conference":{"start_date":"2019.10.07","end_date":"2019.10.10"},"related_material":{"link":[{"url":"https://ieeexplore.ieee.org/document/8892046","relation":"confirmation"}]},"year":"2019","place":"Ottawa, ON, Canada, Canada","page":"1-4","citation":{"ama":"Bahmanian M, Tiedau J, Silberhorn C, Scheytt C. Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference. In: <i>2019 International Topical Meeting on Microwave Photonics (MWP)</i>. ; 2019:1-4. doi:<a href=\"https://doi.org/10.1109/MWP.2019.8892046\">10.1109/MWP.2019.8892046</a>","ieee":"M. Bahmanian, J. Tiedau, C. Silberhorn, and C. Scheytt, “Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference,” in <i>2019 International Topical Meeting on Microwave Photonics (MWP)</i>, 2019, pp. 1–4, doi: <a href=\"https://doi.org/10.1109/MWP.2019.8892046\">10.1109/MWP.2019.8892046</a>.","chicago":"Bahmanian, Meysam, Johannes Tiedau, Christine Silberhorn, and Christoph Scheytt. “Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference.” In <i>2019 International Topical Meeting on Microwave Photonics (MWP)</i>, 1–4. Ottawa, ON, Canada, Canada, 2019. <a href=\"https://doi.org/10.1109/MWP.2019.8892046\">https://doi.org/10.1109/MWP.2019.8892046</a>.","apa":"Bahmanian, M., Tiedau, J., Silberhorn, C., &#38; Scheytt, C. (2019). Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference. <i>2019 International Topical Meeting on Microwave Photonics (MWP)</i>, 1–4. <a href=\"https://doi.org/10.1109/MWP.2019.8892046\">https://doi.org/10.1109/MWP.2019.8892046</a>","short":"M. Bahmanian, J. Tiedau, C. Silberhorn, C. Scheytt, in: 2019 International Topical Meeting on Microwave Photonics (MWP), Ottawa, ON, Canada, Canada, 2019, pp. 1–4.","bibtex":"@inproceedings{Bahmanian_Tiedau_Silberhorn_Scheytt_2019, place={Ottawa, ON, Canada, Canada}, title={Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference}, DOI={<a href=\"https://doi.org/10.1109/MWP.2019.8892046\">10.1109/MWP.2019.8892046</a>}, booktitle={2019 International Topical Meeting on Microwave Photonics (MWP)}, author={Bahmanian, Meysam and Tiedau, Johannes and Silberhorn, Christine and Scheytt, Christoph}, year={2019}, pages={1–4} }","mla":"Bahmanian, Meysam, et al. “Octave-Band Microwave Frequency Synthesizer Using Mode-Locked Laser as a Reference.” <i>2019 International Topical Meeting on Microwave Photonics (MWP)</i>, 2019, pp. 1–4, doi:<a href=\"https://doi.org/10.1109/MWP.2019.8892046\">10.1109/MWP.2019.8892046</a>."},"_id":"24055","department":[{"_id":"58"}],"user_id":"69233","language":[{"iso":"eng"}],"publication":"2019 International Topical Meeting on Microwave Photonics (MWP)","type":"conference","abstract":[{"text":"An octave-band voltage-controlled oscillator is phase-locked on the envelope of the pulse train from a mode-locked laser. The locking scheme employs a balanced Mach-Zehnder modulator with two photodiodes as a phase detector. The phase.locked loop has a loop bandwidth of approximately 1MHz and an in-band phase noise of approximately -135dBc/Hz at all frequencies. The integrated jitter from 1kHz to 100MHz is 21fs, 18.3fs and 13.8fs at 5.016GHz, 7.6GHz and 10.032GHz carrier frequencies, respectively. To the authors' knowledge, this is the best jitter performance reported for a PLL with MZM-based phase detection and the first reported PLL of this type featuring an octave-band frequency range.","lang":"eng"}],"status":"public"},{"title":"Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT","date_updated":"2024-04-18T22:09:33Z","date_created":"2024-04-18T22:09:26Z","year":"2019","place":"Florence, Italy","citation":{"apa":"Bringmann, O., Ecker, W., Müller, W., &#38; Müller-Gridschneder, D. (Eds.). (2019). <i>Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT</i>.","mla":"Bringmann, Oliver, et al., editors. <i>Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT</i>. 2019.","short":"O. Bringmann, W. Ecker, W. Müller, D. Müller-Gridschneder, eds., Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT, Florence, Italy, 2019.","bibtex":"@book{Bringmann_Ecker_Müller_Müller-Gridschneder_2019, place={Florence, Italy}, title={Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT}, year={2019} }","chicago":"Bringmann, Oliver, Wolfgang Ecker, Wolfgang Müller, and Daniel Müller-Gridschneder, eds. <i>Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT</i>. Florence, Italy, 2019.","ieee":"O. Bringmann, W. Ecker, W. Müller, and D. Müller-Gridschneder, Eds., <i>Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT</i>. Florence, Italy, 2019.","ama":"Bringmann O, Ecker W, Müller W, Müller-Gridschneder D, eds. <i>Proceedings of the 2nd International Workshop on Embedded Software for Industrial IoT - ESIIT</i>.; 2019."},"language":[{"iso":"eng"}],"_id":"53596","user_id":"16243","department":[{"_id":"58"}],"editor":[{"first_name":"Oliver","full_name":"Bringmann, Oliver","last_name":"Bringmann"},{"first_name":"Wolfgang","last_name":"Ecker","full_name":"Ecker, Wolfgang"},{"full_name":"Müller, Wolfgang","id":"16243","last_name":"Müller","first_name":"Wolfgang"},{"first_name":"Daniel","full_name":"Müller-Gridschneder, Daniel","last_name":"Müller-Gridschneder"}],"status":"public","type":"book_editor"},{"title":"Theory of an Optoelectronic Microwave Phase-locked Loop based on a MLL reference and MZM-based Optoelectronic Phase Detection","date_created":"2021-09-22T08:07:44Z","author":[{"first_name":"Meysam","full_name":"Bahmanian, Meysam","id":"69233","last_name":"Bahmanian"},{"full_name":"Scheytt, Christoph","id":"37144","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","first_name":"Christoph"}],"date_updated":"2023-01-19T08:32:58Z","citation":{"ama":"Bahmanian M, Scheytt C. <i>Theory of an Optoelectronic Microwave Phase-Locked Loop Based on a MLL Reference and MZM-Based Optoelectronic Phase Detection</i>.; 2019.","ieee":"M. Bahmanian and C. Scheytt, <i>Theory of an Optoelectronic Microwave Phase-locked Loop based on a MLL reference and MZM-based Optoelectronic Phase Detection</i>. Meiningen, Deutschland, 2019.","chicago":"Bahmanian, Meysam, and Christoph Scheytt. <i>Theory of an Optoelectronic Microwave Phase-Locked Loop Based on a MLL Reference and MZM-Based Optoelectronic Phase Detection</i>. Meiningen, Deutschland, 2019.","apa":"Bahmanian, M., &#38; Scheytt, C. (2019). <i>Theory of an Optoelectronic Microwave Phase-locked Loop based on a MLL reference and MZM-based Optoelectronic Phase Detection</i>.","mla":"Bahmanian, Meysam, and Christoph Scheytt. <i>Theory of an Optoelectronic Microwave Phase-Locked Loop Based on a MLL Reference and MZM-Based Optoelectronic Phase Detection</i>. 2019.","short":"M. Bahmanian, C. Scheytt, Theory of an Optoelectronic Microwave Phase-Locked Loop Based on a MLL Reference and MZM-Based Optoelectronic Phase Detection, Meiningen, Deutschland, 2019.","bibtex":"@book{Bahmanian_Scheytt_2019, place={Meiningen, Deutschland}, title={Theory of an Optoelectronic Microwave Phase-locked Loop based on a MLL reference and MZM-based Optoelectronic Phase Detection}, author={Bahmanian, Meysam and Scheytt, Christoph}, year={2019} }"},"year":"2019","place":"Meiningen, Deutschland","language":[{"iso":"eng"}],"department":[{"_id":"58"},{"_id":"230"}],"user_id":"69233","_id":"24792","status":"public","type":"misc"},{"related_material":{"link":[{"relation":"confirmation","url":"https://ieeexplore.ieee.org/document/9038186"}]},"year":"2019","citation":{"bibtex":"@inproceedings{Abughannam_Fard_Scheytt_2019, title={Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator }, DOI={<a href=\"https://doi.org/10.1109/APMC46564.2019.9038186\">10.1109/APMC46564.2019.9038186</a>}, booktitle={Asia-Pacific Microwave Conference (APMC)}, author={Abughannam, Saed and Fard, Saeed and Scheytt, Christoph}, year={2019} }","mla":"Abughannam, Saed, et al. “Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator .” <i>Asia-Pacific Microwave Conference (APMC)</i>, 2019, doi:<a href=\"https://doi.org/10.1109/APMC46564.2019.9038186\">10.1109/APMC46564.2019.9038186</a>.","short":"S. Abughannam, S. Fard, C. Scheytt, in: Asia-Pacific Microwave Conference (APMC), 2019.","apa":"Abughannam, S., Fard, S., &#38; Scheytt, C. (2019). Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator . <i>Asia-Pacific Microwave Conference (APMC)</i>. <a href=\"https://doi.org/10.1109/APMC46564.2019.9038186\">https://doi.org/10.1109/APMC46564.2019.9038186</a>","ama":"Abughannam S, Fard S, Scheytt C. Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator . In: <i>Asia-Pacific Microwave Conference (APMC)</i>. ; 2019. doi:<a href=\"https://doi.org/10.1109/APMC46564.2019.9038186\">10.1109/APMC46564.2019.9038186</a>","chicago":"Abughannam, Saed, Saeed Fard, and Christoph Scheytt. “Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator .” In <i>Asia-Pacific Microwave Conference (APMC)</i>, 2019. <a href=\"https://doi.org/10.1109/APMC46564.2019.9038186\">https://doi.org/10.1109/APMC46564.2019.9038186</a>.","ieee":"S. Abughannam, S. Fard, and C. Scheytt, “Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator ,”  Singapore , 2019, doi: <a href=\"https://doi.org/10.1109/APMC46564.2019.9038186\">10.1109/APMC46564.2019.9038186</a>."},"date_updated":"2023-01-31T13:32:19Z","author":[{"id":"37628","full_name":"Abughannam, Saed","last_name":"Abughannam","first_name":"Saed"},{"full_name":"Fard, Saeed","id":"88494","last_name":"Fard","first_name":"Saeed"},{"first_name":"Christoph","last_name":"Scheytt","orcid":"https://orcid.org/0000-0002-5950-6618","full_name":"Scheytt, Christoph","id":"37144"}],"date_created":"2021-09-09T12:26:05Z","title":"Improving Co-Channel Interference Robustness In Direct Detection Receivers Using A Surface Acoustic Wave (SAW) Correlator ","doi":"10.1109/APMC46564.2019.9038186","conference":{"location":" Singapore ","end_date":"2019.12.13","start_date":"2019.12.10"},"publication":"Asia-Pacific Microwave Conference (APMC)","type":"conference","abstract":[{"text":"Using direct-detection architecture in Radio Frequency (RF) receivers allows for ultra-low power dissipation and is often used in Wake-Up receivers. Unfortunately direct-detection receivers suffer from high sensitivity to co-channel interference which reduces the communication performance and reliability. In this paper, it is shown that co-channel interference robustness of direct-detection receivers is improved by using Binary Phase Shift Keying (BPSK) Barker code modulated Surface Acoustic Wave (SAW) correlator as a prior stage to the RF envelope detector. Replacing the band select filter with SAW correlator does not result in higher receiver hardware cost. In our receiver, the SAW correlator functions as a passive signal processor, providing gain for a BPSK Barker code modulated signal, while suppressing in-band interferers. This improves the co-channel interference robustness of the direct-detection receiver while preserving its advantage of power efficiency. The concept is verified by means of a direct-detection receiver with discrete components on an RF PCB including an SAW Barker Code correlator at a center frequency of 2.44 GHz fabricated on Lithium Niobate substrate. Measurements with WiFi signals demonstrate that the interference robustness is improved by more than 10 dB compared to a conventional direct-detection receiver.","lang":"eng"}],"status":"public","_id":"24051","department":[{"_id":"58"}],"user_id":"15931","language":[{"iso":"eng"}]}]
