[{"author":[{"last_name":"Blesken","full_name":"Blesken, Matthias","first_name":"Matthias"},{"full_name":"Ruckert, Ulrich","last_name":"Ruckert","first_name":"Ulrich"},{"full_name":"Steenken, Dominik","last_name":"Steenken","first_name":"Dominik"},{"last_name":"Witting","full_name":"Witting, Katrin","first_name":"Katrin"},{"full_name":"Dellnitz, Michael","last_name":"Dellnitz","first_name":"Michael"}],"date_created":"2020-04-15T08:11:10Z","date_updated":"2022-01-06T06:52:52Z","doi":"10.1109/norchp.2009.5397800","title":"Multiobjective optimization for transistor sizing of CMOS logic standard cells using set-oriented numerical techniques","publication_identifier":{"isbn":["9781424443109","9781424443116"]},"publication_status":"published","citation":{"apa":"Blesken, M., Ruckert, U., Steenken, D., Witting, K., &#38; Dellnitz, M. (2009). Multiobjective optimization for transistor sizing of CMOS logic standard cells using set-oriented numerical techniques. In <i>2009 NORCHIP</i>. <a href=\"https://doi.org/10.1109/norchp.2009.5397800\">https://doi.org/10.1109/norchp.2009.5397800</a>","short":"M. Blesken, U. Ruckert, D. Steenken, K. Witting, M. Dellnitz, in: 2009 NORCHIP, 2009.","mla":"Blesken, Matthias, et al. “Multiobjective Optimization for Transistor Sizing of CMOS Logic Standard Cells Using Set-Oriented Numerical Techniques.” <i>2009 NORCHIP</i>, 2009, doi:<a href=\"https://doi.org/10.1109/norchp.2009.5397800\">10.1109/norchp.2009.5397800</a>.","bibtex":"@inproceedings{Blesken_Ruckert_Steenken_Witting_Dellnitz_2009, title={Multiobjective optimization for transistor sizing of CMOS logic standard cells using set-oriented numerical techniques}, DOI={<a href=\"https://doi.org/10.1109/norchp.2009.5397800\">10.1109/norchp.2009.5397800</a>}, booktitle={2009 NORCHIP}, author={Blesken, Matthias and Ruckert, Ulrich and Steenken, Dominik and Witting, Katrin and Dellnitz, Michael}, year={2009} }","chicago":"Blesken, Matthias, Ulrich Ruckert, Dominik Steenken, Katrin Witting, and Michael Dellnitz. “Multiobjective Optimization for Transistor Sizing of CMOS Logic Standard Cells Using Set-Oriented Numerical Techniques.” In <i>2009 NORCHIP</i>, 2009. <a href=\"https://doi.org/10.1109/norchp.2009.5397800\">https://doi.org/10.1109/norchp.2009.5397800</a>.","ieee":"M. Blesken, U. Ruckert, D. Steenken, K. Witting, and M. Dellnitz, “Multiobjective optimization for transistor sizing of CMOS logic standard cells using set-oriented numerical techniques,” in <i>2009 NORCHIP</i>, 2009.","ama":"Blesken M, Ruckert U, Steenken D, Witting K, Dellnitz M. Multiobjective optimization for transistor sizing of CMOS logic standard cells using set-oriented numerical techniques. In: <i>2009 NORCHIP</i>. ; 2009. doi:<a href=\"https://doi.org/10.1109/norchp.2009.5397800\">10.1109/norchp.2009.5397800</a>"},"year":"2009","department":[{"_id":"101"}],"user_id":"15701","_id":"16524","language":[{"iso":"eng"}],"publication":"2009 NORCHIP","type":"conference","status":"public"}]
