<?xml version="1.0" encoding="UTF-8"?>

<modsCollection xmlns:xlink="http://www.w3.org/1999/xlink" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xmlns="http://www.loc.gov/mods/v3" xsi:schemaLocation="http://www.loc.gov/mods/v3 http://www.loc.gov/standards/mods/v3/mods-3-3.xsd">
<mods version="3.3">

<genre>article</genre>

<titleInfo><title>Built-in Test for Hidden Delay Faults</title></titleInfo>


<note type="publicationStatus">published</note>



<name type="personal">
  <namePart type="given">Matthias</namePart>
  <namePart type="family">Kampmann</namePart>
  <role><roleTerm type="text">author</roleTerm> </role><identifier type="local">10935</identifier></name>
<name type="personal">
  <namePart type="given">Michael</namePart>
  <namePart type="family">A. Kochte</namePart>
  <role><roleTerm type="text">author</roleTerm> </role></name>
<name type="personal">
  <namePart type="given">Chang</namePart>
  <namePart type="family">Liu</namePart>
  <role><roleTerm type="text">author</roleTerm> </role></name>
<name type="personal">
  <namePart type="given">Eric</namePart>
  <namePart type="family">Schneider</namePart>
  <role><roleTerm type="text">author</roleTerm> </role></name>
<name type="personal">
  <namePart type="given">Sybille</namePart>
  <namePart type="family">Hellebrand</namePart>
  <role><roleTerm type="text">author</roleTerm> </role><identifier type="local">209</identifier><description xsi:type="identifierDefinition" type="orcid">0000-0002-3717-3939</description></name>
<name type="personal">
  <namePart type="given">Hans-Joachim</namePart>
  <namePart type="family">Wunderlich</namePart>
  <role><roleTerm type="text">author</roleTerm> </role></name>







<name type="corporate">
  <namePart></namePart>
  <identifier type="local">48</identifier>
  <role>
    <roleTerm type="text">department</roleTerm>
  </role>
</name>








<abstract lang="eng">Marginal hardware introduces severe reliability threats throughout the life cycle of a system. Although marginalities may not affect the functionality of a circuit immediately after manufacturing, they can degrade into hard failures and must be screened out during manufacturing test to prevent early life failures. Furthermore, their evolution in the field must be proactively monitored by periodic tests before actual failures occur. In recent years small delay faults have gained increasing attention as possible indicators of marginal hardware. However, small delay faults on short paths may be undetectable even with advanced timing aware ATPG. Faster-than-at-speed test (FAST) can detect such hidden delay faults, but so far FAST has mainly been restricted to manufacturing test.</abstract>

<originInfo><publisher>IEEE</publisher><dateIssued encoding="w3cdtf">2019</dateIssued>
</originInfo>
<language><languageTerm authority="iso639-2b" type="code">eng</languageTerm>
</language>



<relatedItem type="host"><titleInfo><title>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)</title></titleInfo>
  <identifier type="eIssn">1937-4151</identifier>
<part><detail type="volume"><number>38</number></detail><detail type="issue"><number>10</number></detail><extent unit="pages">1956 - 1968</extent>
</part>
</relatedItem>


<extension>
<bibliographicCitation>
<ama>Kampmann M, A. Kochte M, Liu C, Schneider E, Hellebrand S, Wunderlich H-J. Built-in Test for Hidden Delay Faults. &lt;i&gt;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)&lt;/i&gt;. 2019;38(10):1956-1968.</ama>
<ieee>M. Kampmann, M. A. Kochte, C. Liu, E. Schneider, S. Hellebrand, and H.-J. Wunderlich, “Built-in Test for Hidden Delay Faults,” &lt;i&gt;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)&lt;/i&gt;, vol. 38, no. 10, pp. 1956–1968, 2019.</ieee>
<chicago>Kampmann, Matthias, Michael A. Kochte, Chang Liu, Eric Schneider, Sybille Hellebrand, and Hans-Joachim Wunderlich. “Built-in Test for Hidden Delay Faults.” &lt;i&gt;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)&lt;/i&gt; 38, no. 10 (2019): 1956–68.</chicago>
<apa>Kampmann, M., A. Kochte, M., Liu, C., Schneider, E., Hellebrand, S., &amp;#38; Wunderlich, H.-J. (2019). Built-in Test for Hidden Delay Faults. &lt;i&gt;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)&lt;/i&gt;, &lt;i&gt;38&lt;/i&gt;(10), 1956–1968.</apa>
<bibtex>@article{Kampmann_A. Kochte_Liu_Schneider_Hellebrand_Wunderlich_2019, title={Built-in Test for Hidden Delay Faults}, volume={38}, number={10}, journal={IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)}, publisher={IEEE}, author={Kampmann, Matthias and A. Kochte, Michael and Liu, Chang and Schneider, Eric and Hellebrand, Sybille and Wunderlich, Hans-Joachim}, year={2019}, pages={1956–1968} }</bibtex>
<short>M. Kampmann, M. A. Kochte, C. Liu, E. Schneider, S. Hellebrand, H.-J. Wunderlich, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD) 38 (2019) 1956–1968.</short>
<mla>Kampmann, Matthias, et al. “Built-in Test for Hidden Delay Faults.” &lt;i&gt;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)&lt;/i&gt;, vol. 38, no. 10, IEEE, 2019, pp. 1956–68.</mla>
</bibliographicCitation>
</extension>
<recordInfo><recordIdentifier>13048</recordIdentifier><recordCreationDate encoding="w3cdtf">2019-08-28T11:44:25Z</recordCreationDate><recordChangeDate encoding="w3cdtf">2022-01-06T06:51:27Z</recordChangeDate>
</recordInfo>
</mods>
</modsCollection>
