28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology

M. Iftekhar, S. Gudyriev, C. Scheytt, in: 2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF), IEEE, San Antonio, TX, USA, USA, 2020.

Download
No fulltext has been uploaded.
Conference Paper | English
Abstract
A 28 Gbps NRZ bang-bang clock and data recovery (CDR) chip for 100G PSM4 is presented. It exhibits an adaptable loop filter transfer function with independently tunable proportional and integral parameters. This allows to optimize the jitter transfer, jitter tolerance, and locking range of the CDR according to system requirements. The CDR represents a key component for a single-chip 8-channel electronic-photonic PSM4 transceiver. A CDR chip was manufactured in a 0.25 μm monolithic photonic BiCMOS technology. The core chip area is 0.51 mm 2 and it dissipates 330 mW from 2.5 V and 3.3 V power supplies.
Publishing Year
Proceedings Title
2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)
LibreCat-ID

Cite this

Iftekhar M, Gudyriev S, Scheytt C. 28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology. In: 2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF). IEEE; 2020. doi:10.1109/SIRF46766.2020.9040190
Iftekhar, M., Gudyriev, S., & Scheytt, C. (2020). 28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology. 2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF). https://doi.org/10.1109/SIRF46766.2020.9040190
@inproceedings{Iftekhar_Gudyriev_Scheytt_2020, place={San Antonio, TX, USA, USA}, title={28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology}, DOI={10.1109/SIRF46766.2020.9040190}, booktitle={2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)}, publisher={IEEE}, author={Iftekhar, Mohammed and Gudyriev, Sergiy and Scheytt, Christoph}, year={2020} }
Iftekhar, Mohammed, Sergiy Gudyriev, and Christoph Scheytt. “28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 Μm Photonic BiCMOS Technology.” In 2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF). San Antonio, TX, USA, USA: IEEE, 2020. https://doi.org/10.1109/SIRF46766.2020.9040190.
M. Iftekhar, S. Gudyriev, and C. Scheytt, “28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 µm Photonic BiCMOS Technology,” 2020, doi: 10.1109/SIRF46766.2020.9040190.
Iftekhar, Mohammed, et al. “28 Gbps Bang-Bang CDR for 100G PSM4 with Independently Tunable Proportional and Integral Parameters of the Loop Filter in 0.25 Μm Photonic BiCMOS Technology.” 2020 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF), IEEE, 2020, doi:10.1109/SIRF46766.2020.9040190.
External material:
Confirmation Letter

Export

Marked Publications

Open Data LibreCat

Search this title in

Google Scholar